Part Number Hot Search : 
80386 ICS91 STA506 FPF2505 2SC4460 74HCT E005277 HA535107
Product Description
Full Text Search
 

To Download STM32L443CC Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  this is information on a product in full production. may 2016 docid028739 rev 2 1/207 STM32L443CC stm32l443rc stm32l443vc ultra-low-power arm ? cortex ? -m4 32-bit mcu+fpu, 100dmips, 256kb flash, 64kb sram, usb fs, lcd, analog, audio, aes datasheet - production data features ? ultra-low-power with flexpowercontrol ? 1.71 v to 3.6 v power supply ? -40 c to 85/105/125 c temperature range ? 200 na in v bat mode: supply for rtc and 32x32-bit backup registers ? 8 na shutdown mode (5 wakeup pins) ? 28 na standby mode (5 wakeup pins) ? 280 na standby mode with rtc ? 1.0 a stop 2 mode, 1.28 a stop 2 with rtc ? 84 a/mhz run mode ? batch acquisition mode (bam) ? 4 s wakeup from stop mode ? brown out reset (bor) in all modes except shutdown ? interconnect matrix ? core: arm ? 32-bit cortex ? -m4 cpu with fpu, adaptive real-time accelerator (art accelerator?) allowing 0- wait-state execution from flash memory, frequency up to 80 mhz, mpu, 100dmips/1.25dmips/mhz (dhrystone 2.1), and dsp instructions ? performance benchmark ? 1.25 dmips/mhz (drystone 2.1) ? 273.55 coremark ? (3.42 coremark/mhz @ 80 mhz) ? energy benchmark ? 176.7 ulpbench ? score ? clock sources ? 4 to 48 mhz crystal oscillator ? 32 khz crystal oscillator for rtc (lse) ? internal 16 mhz factory-trimmed rc (1%) ? internal low-power 32 khz rc (5%) ? internal multispeed 100 khz to 48 mhz oscillator, auto-trimmed by lse (better than 0.25 % accuracy) ? internal 48 mhz wi th clock recovery ? 2 plls for system clock, usb, audio, adc ? rtc with hw calendar, alarms and calibration ? lcd 8 40 or 4 44 with step-up converter ? up to 21 capacitive sensing channels: support touchkey, linear and rotary touch sensors ? 11x timers: 1x 16-bit advanced motor-control, 1x 32-bit and 2x 16-bit general purpose, 2x 16- bit basic, 2x low-power 16-bit timers (available in stop mode), 2x watchdogs, systick timer ? up to 83 fast i/os, most 5 v-tolerant ? memories ? 256 kb single bank flash, proprietary code readout protection ? 64 kb of sram including 16 kb with hardware parity check ? quad spi memory interface ? rich analog peripherals (independent supply) ? 1 12-bit adc 5 msps, up to 16-bit with hardware oversampling, 200 a/msps ? 2x 12-bit dac, low-power sample and hold ? 1x operational amplifier with built-in pga ? 2x ultra-low-power comparators ? 15x communication interfaces ? usb 2.0 full-speed crystal less solution with lpm and bcd ? 1x sai (serial audio interface) ?3x i2c fm+(1 mbi t/s), smbus/pmbus ? 4x usarts (iso 7816, lin, irda, modem) ? 3x spis (4x spis with the quad spi) ? can (2.0b active) and sdmmc interface ? swpmi single wire pr otocol master i/f ? 14-channel dma controller ? true random number generator ufbga100 (7 x 7) lqfp64 (10x10) ufbga64 (5x5) lqfp48 (7x7) lqfp100 (14x14) wlcsp64 ufqfpn48 (7x7) wlcsp49 www.st.com
STM32L443CC stm32l443rc stm32l443vc 2/207 docid028739 rev 2 ? crc calculation unit, 96-bit unique id ? aes: 128/256-bit key encryption hardware accelerator ? development support: serial wire debug (swd), jtag, embedded trace macrocell?
docid028739 rev 2 3/207 STM32L443CC stm32l443rc stm32l443vc contents 6 contents 1 introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 2 description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 3 functional overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 3.1 arm ? cortex ? -m4 core with fpu . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 3.2 adaptive real-time memory accelerator (art accelerator?) . . . . . . . . . 17 3.3 memory protection unit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 3.4 embedded flash memory . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 3.5 embedded sram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 3.6 firewall . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 3.7 boot modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.8 cyclic redundancy check calculation unit (crc) . . . . . . . . . . . . . . . . . . . 20 3.9 power supply management . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.9.1 power supply schemes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.9.2 power supply supervisor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 3.9.3 voltage regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 3.9.4 low-power modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 3.9.5 reset mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 3.9.6 vbat operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 3.10 interconnect matrix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 3.11 clocks and startup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 3.12 general-purpose inputs/outputs (gpios) . . . . . . . . . . . . . . . . . . . . . . . . . 32 3.13 direct memory access controller (dma) . . . . . . . . . . . . . . . . . . . . . . . . . . 32 3.14 interrupts and events . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 3.14.1 nested vectored interrupt controller (nvic) . . . . . . . . . . . . . . . . . . . . . . 33 3.14.2 extended interrupt/event controller (exti) . . . . . . . . . . . . . . . . . . . . . . 33 3.15 analog to digital converter (adc) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34 3.15.1 temperature sensor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34 3.15.2 internal voltage reference (vrefint) . . . . . . . . . . . . . . . . . . . . . . . . . . 35 3.15.3 vbat battery voltage monitoring . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 3.16 digital to analog converter (dac) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
contents STM32L443CC stm32l443rc stm32l443vc 4/207 docid028739 rev 2 3.17 voltage reference buffer (vrefbuf) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 3.18 comparators (comp) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 3.19 operational amplifier (opamp) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 3.20 touch sensing controller (tsc) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 3.21 liquid crystal display controller (lcd) . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 3.22 random number generator (rng) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 3.23 advanced encryption standard hardware accelerator (aes) . . . . . . . . . . 38 3.24 timers and watchdogs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 3.24.1 advanced-control timer (tim1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 3.24.2 general-purpose timers (tim2, tim15, ti m16) . . . . . . . . . . . . . . . . . . . 40 3.24.3 basic timers (tim6 and tim7) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 3.24.4 low-power timer (lptim1 and lptim2) . . . . . . . . . . . . . . . . . . . . . . . . 41 3.24.5 independent watchdog (iwdg) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 3.24.6 system window watchdog (wwdg) . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 3.24.7 systick timer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 3.25 real-time clock (rtc) and backup registers . . . . . . . . . . . . . . . . . . . . . . 42 3.26 inter-integrated circuit interface (i 2 c) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 3.27 universal synchronous/asynchronous re ceiver transmitter (usart) . . . 44 3.28 low-power universal asynchronous rece iver transmitter (lpuart) . . . . 45 3.29 serial peripheral interface (spi) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 3.30 serial audio interfaces (sai) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 3.31 single wire protocol master interface (swpmi) . . . . . . . . . . . . . . . . . . . . 47 3.32 controller area network (can) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 3.33 secure digital input/output and multimediacards interface (sdmmc) . . . 48 3.34 universal serial bus (usb) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 3.35 clock recovery system (crs) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 3.36 quad spi memory interface (quadspi) . . . . . . . . . . . . . . . . . . . . . . . . . 49 3.37 development support . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 3.37.1 serial wire jtag debug port (swj-dp) . . . . . . . . . . . . . . . . . . . . . . . . . 50 3.37.2 embedded trace macrocell? . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 4 pinouts and pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 5 memory mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 77
docid028739 rev 2 5/207 STM32L443CC stm32l443rc stm32l443vc contents 6 6 electrical characteristi cs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 6.1 parameter conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 6.1.1 minimum and maximum values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 6.1.2 typical values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 6.1.3 typical curves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 6.1.4 loading capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 6.1.5 pin input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 6.1.6 power supply scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 6.1.7 current consumption measurement . . . . . . . . . . . . . . . . . . . . . . . . . . . 83 6.2 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83 6.3 operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 6.3.1 general operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 6.3.2 operating conditions at power-up / powe r-down . . . . . . . . . . . . . . . . . . 86 6.3.3 embedded reset and power control bloc k characteristics . . . . . . . . . . . 86 6.3.4 embedded voltage reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 6.3.5 supply current characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91 6.3.6 wakeup time from low-power modes and voltage scaling transition times . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 111 6.3.7 external clock source characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 114 6.3.8 internal clock source charac teristics . . . . . . . . . . . . . . . . . . . . . . . . . . 119 6.3.9 pll characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 126 6.3.10 flash memory characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 127 6.3.11 emc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128 6.3.12 electrical sensitivity characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 129 6.3.13 i/o current injection characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 130 6.3.14 i/o port characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 131 6.3.15 nrst pin characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 137 6.3.16 analog switches booster . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 138 6.3.17 analog-to-digital converter characteristi cs . . . . . . . . . . . . . . . . . . . . . 139 6.3.18 digital-to-analog converter characteristi cs . . . . . . . . . . . . . . . . . . . . . 152 6.3.19 voltage reference buffer characteristics . . . . . . . . . . . . . . . . . . . . . . . . 156 6.3.20 comparator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 158 6.3.21 operational amplifiers characteristics . . . . . . . . . . . . . . . . . . . . . . . . . 159 6.3.22 temperature sensor characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 162 6.3.23 v bat monitoring characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 162 6.3.24 lcd controller characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 163 6.3.25 timer characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 164
contents STM32L443CC stm32l443rc stm32l443vc 6/207 docid028739 rev 2 6.3.26 communication interfaces characteristics . . . . . . . . . . . . . . . . . . . . . . 165 7 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 178 7.1 lqfp100 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 178 7.2 ufbga100 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 181 7.3 lqfp64 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 184 7.4 ufbga64 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 187 7.5 wlcsp64 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 190 7.6 wlcsp49 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 193 7.7 lqfp48 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 196 7.8 ufqfpn48 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 199 7.9 thermal characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 202 7.9.1 reference document . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 202 7.9.2 selecting the product temperature range . . . . . . . . . . . . . . . . . . . . . . 203 8 part numbering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 205 9 revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 206
docid028739 rev 2 7/207 STM32L443CC stm32l443rc stm32l443vc list of tables 9 list of tables table 1. stm32l443xx family device features and periphera l counts . . . . . . . . . . . . . . . . . . . . . . . 14 table 2. access status versus readout protection level and execution modes. . . . . . . . . . . . . . . . . 18 table 3. functionalities depending on the working mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 table 4. stm32l443xx peripherals interconnect matrix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 table 5. dma implementation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 table 6. temperature sensor calibration values. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 table 7. internal voltage reference calibrati on values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 table 8. timer feature comparison . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 table 9. i2c implementation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 table 10. stm32l443xx usart/lpuart features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 table 11. sai implementation. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 table 12. legend/abbreviations used in the pinout table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 table 13. stm32l443xx pin definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 table 14. alternate function af0 to af7 (for af8 to af15 see table 15 ) . . . . . . . . . . . . . . . . . . . . . 66 table 15. alternate function af8 to af15 (for af0 to af7 see table 14 ) . . . . . . . . . . . . . . . . . . . . . 71 table 16. stm32l443xx memory map and peripheral register boundary addresses . . . . . . . . . . . . 78 table 17. voltage characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83 table 18. current characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 table 19. thermal characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 table 20. general operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 table 21. operating conditions at power-up / power-down . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86 table 22. embedded reset and power control block characterist ics. . . . . . . . . . . . . . . . . . . . . . . . . . 87 table 23. embedded internal voltage reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 9 table 24. current consumption in run and lo w-power run modes, code with data processing running from flash, art enable (cache on prefetch off) . . . . . . . . . . . . . . . . . . . . . . . 92 table 25. current consumption in run and low-power run modes, code with data processing running from flash, art disable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93 table 26. current consumption in run and lo w-power run modes, code with data processing running from sram1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 94 table 27. typical current consumption in run a nd low-power run modes, with different codes running from flash, art enable (cache on prefetch off) . . . . . . . . . . . . . . . . . . . . . . . 95 table 28. typical current consumption in run a nd low-power run modes, with different codes running from flash, art disable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 96 table 29. typical current consumption in run a nd low-power run modes, with different codes running from sram1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 96 table 30. current consumption in sleep and low-power sleep modes, flash on . . . . . . . . . . . . . . 97 table 31. current consumption in low-power sleep modes, flash in power-down . . . . . . . . . . . . . . 98 table 32. current consumption in stop 2 mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 98 table 33. current consumption in stop 1 mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 101 table 34. current consumption in stop 0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 103 table 35. current consumption in standby mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 104 table 36. current consumption in shutdown mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 105 table 37. current consumption in vbat mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 107 table 38. peripheral current consumption . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 109 table 39. low-power mode wakeup timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 112 table 40. regulator modes transition times . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 113 table 41. wakeup time using usart/lpuart . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 113 table 42. high-speed external user clock characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 114
list of tables STM32L443CC stm32l443rc stm32l443vc 8/207 docid028739 rev 2 table 43. low-speed external user clock characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 115 table 44. hse oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 116 table 45. lse oscillator characteristics (f lse = 32.768 khz) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 117 table 46. hsi16 oscillator characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 119 table 47. msi oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .121 table 48. hsi48 oscillator characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 124 table 49. lsi oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 125 table 50. pll, pllsai1 characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 126 table 51. flash memory characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 127 table 52. flash memory endurance and data retention . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 127 table 53. ems characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128 table 54. emi characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 129 table 55. esd absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 9 table 56. electrical sensitivities . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 130 table 57. i/o current injection susceptibility . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 130 table 58. i/o static characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 131 table 59. output voltage characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 134 table 60. i/o ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 135 table 61. nrst pin characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 137 table 62. analog switches booster characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 138 table 63. adc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 139 table 64. maximum adc rain . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 141 table 65. adc accuracy - limited test conditions 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 143 table 66. adc accuracy - limited test conditions 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 145 table 67. adc accuracy - limited test conditions 3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 147 table 68. adc accuracy - limited test conditions 4 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 149 table 69. dac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 152 table 70. dac accuracy . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 154 table 71. vrefbuf characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 156 table 72. comp characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 158 table 73. opamp characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 159 table 74. ts characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 162 table 75. v bat monitoring characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 162 table 76. v bat charging characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 162 table 77. lcd controller characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 163 table 78. timx characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 164 table 79. iwdg min/max timeout period at 32 khz (lsi). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 164 table 80. wwdg min/max timeout value at 80 mhz (pclk). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 165 table 81. i2c analog filter characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 165 table 82. spi characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 166 table 83. quad spi characteristics in sdr mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 169 table 84. quadspi characteristics in ddr mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 170 table 85. sai characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 172 table 86. sd / mmc dynamic characteristics, vdd=2.7 v to 3.6 v . . . . . . . . . . . . . . . . . . . . . . . . . 174 table 87. emmc dynamic characteristics, vdd = 1.71 v to 1.9 v . . . . . . . . . . . . . . . . . . . . . . . . . . 175 table 88. usb electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 177 table 89. swpmi electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 177 table 90. lqpf100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 178 table 91. ufbga100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 181 table 92. ufbga100 recommended pcb design rules (0.5 mm pitch bga) . . . . . . . . . . . . . . . . . 182
docid028739 rev 2 9/207 STM32L443CC stm32l443rc stm32l443vc list of tables 9 table 93. lqfp64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 184 table 94. ufbga64 ? 64-ball, 5 x 5 mm, 0.5 mm pi tch ultra profile fine pitch ball grid array package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 187 table 95. ufbga64 recommended pcb design rules (0.5 mm pitch bga) . . . . . . . . . . . . . . . . . . 188 table 96. wlcsp64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 190 table 97. wlcsp64 recommended pcb design rules (0.35 mm pitch) . . . . . . . . . . . . . . . . . . . . . 191 table 98. wlcsp49 - 49-ball, 3.141 x 3.127 mm, 0.4 mm pitch wafer level chip scale package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 194 table 99. wlcsp49 recommended pcb design rules (0.4 mm pi tch) . . . . . . . . . . . . . . . . . . . . . . 195 table 100. lqfp48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 197 table 101. ufqfpn48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 200 table 102. package thermal characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 202 table 103. stm32l443xx ordering information scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 205 table 104. document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 206
list of figures STM32L443CC stm32l443rc stm32l443vc 10/207 docid028739 rev 2 list of figures figure 1. stm32l443xx block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 figure 2. power supply overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 figure 3. clock tree . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 figure 4. voltage reference buffer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 figure 5. stm32l443vx lqfp100 pinout (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 figure 6. stm32l443vx ufbga100 ballout (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52 figure 7. stm32l443rx lqfp64 pinout (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52 figure 8. stm32l443rx ufbga64 ballout (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53 figure 9. stm32l443rx wlcsp64 pinout (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53 figure 10. stm32l443cx wlcsp49 pinout (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53 figure 11. stm32l443cx lqfp48 pinout (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54 figure 12. stm32l443cx ufqfpn48 pinout (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54 figure 13. stm32l443xx memory map. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 77 figure 14. pin loading conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 figure 15. pin input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 figure 16. power supply scheme. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 figure 17. current consumption measurement scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83 figure 18. vrefint versus temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 90 figure 19. high-speed external clock source ac timing diag ram . . . . . . . . . . . . . . . . . . . . . . . . . . . 114 figure 20. low-speed external clock source ac timing diagra m . . . . . . . . . . . . . . . . . . . . . . . . . . . . 115 figure 21. typical application with an 8 mhz crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 7 figure 22. typical application with a 32.768 khz crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 118 figure 23. hsi16 frequency versus temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 120 figure 24. typical current consumption versus msi frequency . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 124 figure 25. hsi48 frequency versus temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 125 figure 26. i/o input characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 132 figure 27. i/o ac characteristics definition (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 137 figure 28. recommended nrst pin protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 138 figure 29. adc accuracy characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 151 figure 30. typical connection diagram using the adc . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 151 figure 31. 12-bit buffered / non-buffered dac. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 154 figure 32. spi timing diagram - slave mode and cpha = 0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 167 figure 33. spi timing diagram - slave mode and cpha = 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 168 figure 34. spi timing diagram - master mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 68 figure 35. quad spi timing diagram - sdr mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 171 figure 36. quad spi timing diagram - ddr mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 171 figure 37. sai master timing waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 173 figure 38. sai slave timing waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 174 figure 39. sdio high-speed mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 175 figure 40. sd default mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 176 figure 41. lqfp100 - 100-pin, 14 x 14 mm low-profile quad flat package outline . . . . . . . . . . . . . . 178 figure 42. lqfp100 - 100-pin, 14 x 14 mm low-profile quad flat recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 180 figure 43. lqfp100 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 180 figure 44. ufbga100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 181 figure 45. ufbga100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 182
docid028739 rev 2 11/207 STM32L443CC stm32l443rc stm32l443vc list of figures 11 figure 46. ufbga100 marking (package top vi ew) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 183 figure 47. lqfp64 - 64-pin, 10 x 10 mm low-profile quad flat package outline . . . . . . . . . . . . . . . . 184 figure 48. lqfp64 - 64-pin, 10 x 10 mm low-profile quad flat package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 185 figure 49. lqfp64 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 186 figure 50. ufbga64 ? 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array package outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 187 figure 51. ufbga64 ? 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 188 figure 52. ufbga64 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 189 figure 53. wlcsp64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale package outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 190 figure 54. wlcsp64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 191 figure 55. wlcsp64 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 192 figure 56. wlcsp49 - 49-ball, 3.141 x 3.127 mm, 0.4 mm pitch wafer level chip scale package outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 193 figure 57. wlcsp49 - 49-ball, 3.141 x 3.127 mm, 0.4 mm pitch wafer level chip scale package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 194 figure 58. wlcsp49 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 195 figure 59. lqfp48 - 48-pin, 7 x 7 mm low-profile quad flat package outline . . . . . . . . . . . . . . . . . . 196 figure 60. lqfp48 - 48-pin, 7 x 7 mm low-profile quad flat package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 198 figure 61. lqfp48 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 198 figure 62. ufqfpn48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 199 figure 63. ufqfpn48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 200 figure 64. ufqfpn48 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 201 figure 65. lqfp64 p d max vs. t a . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 204
introduction STM32L443CC stm32l443rc stm32l443vc 12/207 docid028739 rev 2 1 introduction this datasheet provides the ordering informat ion and mechanical devic e characteristics of the stm32l443xx microcontrollers. this document should be read in conjun ction with the stm32l4x3 reference manual (rm0394). the reference manual is available from the stmicroelectronics website www.st.com . for information on the arm ? cortex ? -m4 core, please refer to the cortex ? -m4 technical reference manual, available from the www.arm.com website.
docid028739 rev 2 13/207 STM32L443CC stm32l443rc stm32l443vc description 50 2 description the stm32l443xx devices are the ultra-low- power microcontrollers based on the high- performance arm ? cortex ? -m4 32-bit risc core operating at a frequency of up to 80 mhz. the cortex-m4 core features a floating point un it (fpu) single precision which supports all arm single-precision data-processing instructions and data types. it also implements a full set of dsp instructions and a memory protec tion unit (mpu) which enhances application security. the stm32l443xx devices embed high-speed memories (256 kbyte of flash memory, 64 kbyte of sram), a quad spi flash memories interface (available on all packages) and an extensive range of enhanced i/os and peripherals connected to two apb buses, two ahb buses and a 32-bit multi-ahb bus matrix. the stm32l443xx devices embed several pr otection mechanisms for embedded flash memory and sram: readout protection, writ e protection, proprietary code readout protection and firewall. the devices offer a fast 12-bit adc (5 msps), two comparators, one operational amplifier, two dac channels, an internal voltage reference buffer, a low-power rtc, one general- purpose 32-bit timer, one 16-bit pwm timer dedi cated to motor control, four general-purpose 16-bit timers, and two 16-bit low-power timers. in addition, up to 21 capacitive sensing chan nels are available. the devices also embed an integrated lcd driver 8x40 or 4x44, with internal step-up converter. they also feature standard and advanced communication interfaces. ? three i2cs ? three spis ? three usarts and one low-power uart. ? one sai (serial audio interfaces) ? one sdmmc ? one can ? one usb full-speed device crystal less ? one swpmi (single wire protocol master interface) the stm32l443xx dev ices embed aes hard ware accelerator. the stm32l443xx operates in the -40 to +85 c (+105 c junction), -40 to +105 c (+125 c junction) and -40 to +125 c (+130 c junction) temperature ranges from a 1.71 to 3.6 v power supply. a comprehensive set of powe r-saving modes allows the design of low- power applications. some independent power supplies are supported: analog independent supply input for adc, dac, opamps and comparators, and 3.3 v dedicated supply input for usb . a vbat input allows to backup the rtc and backup registers. the stm32l443xx family offers eight packages from 48 to 100-pin packages.
description STM32L443CC stm32l443rc stm32l443vc 14/207 docid028739 rev 2 table 1. stm32l443xx family device features and peripheral counts peripheral stm32l443vx stm32l443rx stm32l443cx flash memory 256kb sram 64kb quad spi yes timers advanced control 1 (16-bit) general purpose 2 (16-bit) 1 (32-bit) basic 2 (16-bit) low -power 2 (16-bit) systick timer 1 watchdog timers (independent, window) 2 comm. interfaces spi 3 i 2 c3 usart lpuart 3 1 sai 1 can 1 usb fs yes sdmmc yes no swpmi yes rtc yes tamper pins 3 2 2 lcd com x seg yes 8x40 or 4x44 yes 8x28 or 4x32 yes 4x19 random generator yes aes yes gpios wakeup pins 83 5 52 4 38 or 39 (1) 3 capacitive sensing number of channels 21 12 6 12-bit adcs number of channels 1 16 1 16 1 10 12-bit dac channels 2 internal voltage reference buffer yes no analog comparator 2 operational amplifiers 1
docid028739 rev 2 15/207 STM32L443CC stm32l443rc stm32l443vc description 50 max. cpu frequency 80 mhz operating voltage 1.71 to 3.6 v operating temperature ambient operating temperature: -40 to 85 c / -40 to 105 c / -40 to 125 c junction temperature: -40 to 105 c / -40 to 125 c / -40 to 130 c packages lqfp100 ufbga100 wlcsp64 lqfp64 ufbga64 wlcsp49 lqfp48 ufqfpn48 1. for wlcsp49 package. table 1. stm32l443xx family device features and peripheral counts (continued) peripheral stm32l443vx stm32l443rx stm32l443cx
description STM32L443CC stm32l443rc stm32l443vc 16/207 docid028739 rev 2 figure 1. stm32l443xx block diagram note: af: alternate function on i/o pins. 06y9 )odvk xswr .% 86%)6 *3,23257$ $+%$3% (;7,7:.83 $) 3$>@ 7,03:0 frpsofkdqqhov 7,0b&+>@1  fkdqqhov 7,0b&+>@  (75%.,1%.,1dv$) 86$57 5;7;&.&76 576dv$) 63, 026,0,62 6&.166dv$) $3%  0 +] $3% 0+] 026,0,626&.166dv$) 287 ,7) ::'* 57&b76 26&b,1 26&b287 vpfdug ,u'$ e 6',200& '>@ &0'&.dv$) 9%$7 wr9 6&/6'$60%$dv$) -7$* 6: $50&ruwh[0 0+] )38 19,& (70 038 '0$ $57 $&&(/ &$&+( 51* ),)2 # 9''$ %25 6xsso\ vxshuylvlrq 39'390 ,qw uhvhw ;7$/n+] 0$1 $*7 57& )&/. 6wdqge\ lqwhuidfh ,:'* #9%$7 #9'' #9'' $:8 5hvhw forfn frqwuro 3&/.[ 9rowdjh uhjxodwru wr9 9'' 3rzhupdqdjhphqw #9'' 57&b7$03[ %dfnxsuhjlvwhu $+%exvpdwul[ 7,0 fkdqqhov frpsofkdqqho%.,1dv$) '$& '$& 7,0 7,0 7,0 86$57 86$57 ,&60%86 '%86 65$0.% ),)2 $3%0+] pd[ 65$0.% ,%86 6%86 '0$ 3%>@ 3&>@ 3'>@ 3(>@ 3+>@ 3+>@ *3,23257% *3,23257& *3,23257' *3,23257( *3,23257+ e 7,0 e fkdqqho frpsofkdqqho%.,1dv$) 287 e e 6&/6'$60%$dv$) 6&/6'$60%$dv$) 026,0,626&.166dv$) 7;5;dv$) 5;7;&.&76576dv$) 5;7;&.&76576dv$) vpfdug ,u'$ vpfdug ,u'$ e fkdqqhov(75dv$) $+%$3% 26&b,1 26&b287 +&/.[ ;7$/26& 0+] h[whuqdodqdorjlqsxwv 95() 86$5 7 0%sv 7hpshudwxuhvhqvru #9''$ 6$, 0&/.b$6'b$)6b$6&.b$(;7&/. 0&/.b%6'b%)6b%6&.b%dv$) 7rxfkvhqvlqjfrqwuroohu *urxsvri fkdqqhovpd[dv$) 92879,109,13 /&'[ /38$57 6:30, /37,0 /37,0 6(*[&20[dv$) 5;7;&76576dv$) ,2 5;7;6863(1'dv$) ,1,1287(75dv$) ,1287(75dv$) 5&+6, 5&/6, 3//  06, 4xdg63,phpru\lqwhuidfh '>@ '>@ &/. &/. &6 #9''86% &203 ,13,10287 &203 ,13,10287 #9''$ 57&b287 ),)2 3+< $+%0+] &5& ,&60%86 ,&60%86 e[&$1 2s$ps 63, 63, /&'%rrvwhu 9 /&' 9 /&'  9wr9 $3%0+] $+%0+] #9''$ ),5(:$// 95()%xiihu #9''$ #9'' '3 '0 9'' wr9 966 9''$966$ 9''9661567 9''86% 75$&(&/. 75$&('>@ 1-7567-7', -7&.6:&/. -7'26:'-7'2 ,7) $'& 12( &56 &56b6<1& +6, $(6
docid028739 rev 2 17/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 3 functional overview 3.1 arm ? cortex ? -m4 core with fpu the arm ? cortex ? -m4 with fpu processor is the latest generation of arm processors for embedded systems. it was developed to provide a low-cost platform that meets the needs of mcu implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. the arm ? cortex ? -m4 with fpu 32-bit risc processor features exceptional code- efficiency, delivering the high-performance expect ed from an arm core in the memory size usually associated with 8- and 16-bit devices. the processor supports a set of dsp instructions which allow efficient signal processing and complex algorithm execution. its single precision fpu speeds up software development by using metalanguage development tools, while avoiding saturation. with its embedded arm core, the stm32l443xx family is compatible with all arm tools and software. figure 1 shows the general block diagram of the stm32l443xx family devices. 3.2 adaptive real-time memory accelerator (art accelerator?) the art accelerator? is a memory accelerator which is optimized for stm32 industry- standard arm ? cortex ? -m4 processors. it balances the in herent performance advantage of the arm ? cortex ? -m4 over flash memory technologies, which normally requires the processor to wait for the flash memory at higher frequencies. to release the processor near 100 dmips performance at 80mhz, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 64-bit flash memory. based on coremark benchmark, the performance achieved thanks to the art accele rator is equivalent to 0 wait state program execution from flash memory at a cpu frequency up to 80 mhz. 3.3 memory protection unit the memory protection unit (mpu) is used to manage the cpu accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. this memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. the protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. the mpu is especially helpful for applications wh ere some critical or ce rtified code has to be protected against the misbehavior of other ta sks. it is usually managed by an rtos (real- time operating system). if a prog ram accesses a memory location that is prohibited by the mpu, the rtos can detect it and take action. in an rtos environment, the kernel can dynamically update the mpu area setting, based on the process to be executed. the mpu is optional and can be bypassed for applications that do not need it.
functional overview STM32L443CC stm32l443rc stm32l443vc 18/207 docid028739 rev 2 3.4 embedded flash memory stm32l443xx devices feature 256 kbyte of embedded flash memory available for storing programs and data in single bank architecture. the flash memory contains 128 pages of 2 kbyte. flexible protections can be configured thanks to option bytes: ? readout protection (rdp) to protect the wh ole memory. three levels are available: ? level 0: no readout protection ? level 1: memory readout protection: th e flash memory cannot be read from or written to if either debug features are co nnected, boot in ram or bootloader is selected ? level 2: chip readout protection: debug features (cortex-m4 jtag and serial wire), boot in ram and bootloader sele ction are disabled (jtag fuse). this selection is irreversible. ? write protection (wrp): the protected ar ea is protected against erasing and programming. two areas can be selected, with 2-kbyte granularity. ? proprietary code readout protection (pcro p): a part of the flash memory can be protected against read and write from third pa rties. the protected area is execute-only: it can only be reached by the stm32 cpu, as an instruction co de, while all other accesses (dma, debug and cpu data read, wr ite and erase) are strictly prohibited. the pcrop area granularity is 64-bit wi de. an additional option bit (pcrop_rdp) allows to select if the pcrop area is erased or not when the rdp protection is changed from level 1 to level 0. table 2. access status versus readout protection level and execution modes area protection level user execution debug, boot from ram or boot from system memory (loader) read write erase read write erase main memory 1 yes yes yes no no no 2 yes yes yes n/a n/a n/a system memory 1 yes no no yes no no 2 yes no no n/a n/a n/a option bytes 1 yes yes yes yes yes yes 2 yes no no n/a n/a n/a backup registers 1yesyesn/a (1) 1. erased when rdp change from level 1 to level 0. no no n/a (1) 2 yes yes n/a n/a n/a n/a sram2 1 yes yes yes (1) no no no (1) 2 yes yes yes n/a n/a n/a
docid028739 rev 2 19/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 the whole non-volatile memory embeds the error correction code (ecc) feature supporting: ? single error detection and correction ? double error detection. ? the address of the ecc fail can be read in the ecc register 3.5 embedded sram stm32l443xx devices feature 64 kbyte of embedded sram. this sram is split into two blocks: ? 48 kbyte mapped at address 0x2000 0000 (sram1) ? 16 kbyte located at address 0x1000 0000 with hardware parity check (sram2). this memory is also mapped at address 0x2000 c000, offering a contiguous address space with the sram1 (16 kbyte aliased by bit band) this block is accessed through the icode/dcode buses for maximum performance. these 16 kbyte sram can also be retained in standby mode. the sram2 can be write-protec ted with 1 kbyte granularity. the memory can be accessed in read/writ e at cpu clock speed with 0 wait states. 3.6 firewall the device embeds a firewall which protects code sensitive and secure data from any access performed by a code executed outside of the protected areas. each illegal access generates a reset which kills immediat ely the detected intrusion. the firewall main features are the following: ? three segments can be protected and de fined thanks to the firewall registers: ? code segment (located in flash or sram 1 if defined as ex ecutable protected area) ? non-volatile data segment (located in flash) ? volatile data segment (located in sram1) ? the start address and the length of each segments are configurable: ? code segment: up to 1024 kbyte with granularity of 256 bytes ? non-volatile data segment: up to 1024 kbyte with granularity of 256 bytes ? volatile data segment: up to 48 kbyte with a granularity of 64 bytes ? specific mechanism implemented to open th e firewall to get access to the protected areas (call gate entry sequence) ? volatile data segment can be shared or not with the non-protected code ? volatile data segment can be executed or not depending on the firewall configuration the flash readout protection must be set to le vel 2 in order to reach the expected level of protection.
functional overview STM32L443CC stm32l443rc stm32l443vc 20/207 docid028739 rev 2 3.7 boot modes at startup, boot0 pin or nswboot0 option bit, and boot1 option bit are used to select one of three boot options: ? boot from user flash ? boot from system memory ? boot from embedded sram boot0 value may come from the ph3-boot0 pin or from an option bit depending on the value of a user option bit to free the gpio pad if needed. a flash empty check mechanism is implemented to force the boot from system flash if the first flash memory location is not programmed and if the boot selection is configured to boot from main flash. the boot loader is located in system memory. it is used to reprogram the flash memory by using usart, i2c, spi, can and usb fs in device mode through dfu (device firmware upgrade). 3.8 cyclic redundancy che ck calculation unit (crc) the crc (cyclic redundancy check) calculati on unit is used to get a crc code using a configurable generator polynomial value and size. among other applications, crc-based techniques are used to verify data transmission or storage integrity. in the scope of the en/iec 60335-1 standard, they offer a means of verifying the flash memory integrity. the crc calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link- time and stored at a given memory location. 3.9 power supply management 3.9.1 power supply schemes ? v dd = 1.71 to 3.6 v: external power supply for i/os (v ddio1 ), the internal regulator and the system analog such as reset, power mana gement and internal clocks. it is provided externally through v dd pins. ? v dda = 1.62 v (adcs/comps) / 1.8 (dacs/opamp) to 3.6 v: external analog power supply for adcs, dacs, opamp, comparators and voltage reference buffer. the v dda voltage level is independent from the v dd voltage. ? v ddusb = 3.0 to 3.6 v: external independent power supply for usb transceivers. the v ddusb voltage level is independent from the v dd voltage. ? v lcd = 2.5 to 3.6 v: the lcd controller can be powered either externally through vlcd pin, or internally from an internal voltage generated by the embedded step-up converter. ? v bat = 1.55 to 3.6 v: power supply for rtc, external clock 32 khz oscillator and backup registers (through power switch) when v dd is not present. note: when the functions supplied by v dda or v ddusb are not used, these supplies should preferably be shorted to v dd .
docid028739 rev 2 21/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 note: if these supplies are tied to ground, the i/os supplied by these power supplies are not 5 v tolerant (refer to table 17: voltage characteristics ). note: v ddiox is the i/os general purpos e digital functions supply. v ddiox represents v ddio1 , with v ddio1 = v dd . figure 2. power supply overview 3.9.2 power supply supervisor the device has an integrated ultra-low-power brown-out reset (bor) active in all modes except shutdown and ensuring proper operation after power-on and during power down. the device remains in reset mode when the monitored supply voltage v dd is below a specified threshold, without the need for an external reset circuit. the lowest bor level is 1.71 v at power on, and other higher thresholds can be selected through option bytes.the device features an embedded programmable voltage detector (pvd) that monitors the v dd power supply and co mpares it to the vpvd threshold. an interrupt can be generated when v dd drops below the vpvd th reshold and/or when v dd is higher than the vpvd threshold. the interrupt service routine can then generate a warning message and/or put the mcu into a safe state. the pvd is enabled by software. in addition, the devices embed a peripher al voltage monitor which compares the independent supply voltages v dda , v ddusb with a fixed threshold in order to ensure that the peripheral is in its functional supply range. 06y9 9 ''$ grpdlq %dfnxsgrpdlq ['$frqyhuwhuv [$'frqyhuwhu 6wdqge\flufxlwu\ :dnhxsorjlf ,:'* 9rowdjhuhjxodwru &ruh 65$0 65$0 'ljlwdo shulskhudov /rzyrowdjhghwhfwru /6(fu\vwdo.rvf %.3uhjlvwhuv 5&&%'&5uhjlvwhu 57& [frpsdudwruv [rshudwlrqdodpsolilhu 9rowdjhuhihuhqfhexiihu ,2ulqj 9 &25( grpdlq 7hpsvhqvru 5hvhweorfn [3//+6,06, +6, )odvkphpru\ /&' 9 /&' 86%wudqvfhlyhuv 9 ''86% 9 '',2 9 ''$ 9 66$ 9 66 9 '' grpdlq 9 &25( 9 66 9 '' 9 %$7
functional overview STM32L443CC stm32l443rc stm32l443vc 22/207 docid028739 rev 2 3.9.3 voltage regulator two embedded linear voltage regulators supply most of the digital circuitries: the main regulator (mr) and the low-power regulator (lpr). ? the mr is used in the run and sleep modes and in the stop 0 mode. ? the lpr is used in low-power run, low-power sleep, stop 1 and stop 2 modes. it is also used to supply the 16 kbyte sram2 in standby with ram2 retention. ? both regulators are in power-down in standby and shutdown modes: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption. the ultralow-power stm32l443xx supports dynam ic voltage scaling to optimize its power consumption in run mode. the voltage from the main regulator that supplies the logic (vcore) can be adjusted according to the system?s maximum operating frequency. there are two power consumption ranges: ? range 1 with the cpu running at up to 80 mhz. ? range 2 with a maximum cpu frequency of 26 mhz. all peripheral clocks are also limited to 26 mhz. the vcore can be supplied by the low-power r egulator, the main regulator being switched off. the system is then in low-power run mode. ? low-power run mode with the cpu running at up to 2 mhz. peripherals with independent clock can be clocked by hsi16. 3.9.4 low-power modes the ultra-low-power stm32l443xx supports seven low-power modes to achieve the best compromise between low-power consumption, short startup time, available peripherals and available wakeup sources: by default, the microcontroller is in run mode af ter a system or a power reset. it is up to the user to select one of the low-power modes described below: ? sleep mode in sleep mode, only the cpu is stopped. all peripherals continue to operate and can wake up the cpu when an interrupt/event occurs. ? low-power run mode this mode is achieved with vcore supplied by the low-power regu lator to minimize the regulator's operating current. the code ca n be executed from sram or from flash, and the cpu frequency is limited to 2 mhz. the peripherals with independent clock can be clocked by hsi16. ? low-power sleep mode this mode is entered from the low-power run mode. only the cpu clock is stopped. when wakeup is triggered by an event or an interrupt, the system reverts to the low- power run mode. ? stop 0, stop 1 and stop 2 modes stop mode achieves the lowest power consumption while retaining the content of sram and registers. all clocks in the vcore domain are stopped, the pll, the msi
docid028739 rev 2 23/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 rc, the hsi16 rc and the hse crystal oscilla tors are disabled. the lse or lsi is still running. the rtc can remain active (stop mode with rtc, stop mode without rtc). some peripherals with wakeup capability can enable the hsi16 rc during stop mode to detect their wakeup condition. three stop modes are available: stop 0, stop 1 and stop 2 modes. in stop 2 mode, most of the vcore domain is put in a lower leakage mode. stop 1 offers the largest number of active peripherals and wakeup sources, a smaller wakeup time but a higher consumption than stop 2. in stop 0 mode, the main regulator remains on, allowing a very fast wakeup time but with much higher consumption. the system clock when exiting from stop 0, stop1 or stop2 modes can be either msi up to 48 mhz or hsi16, depending on software configuration. ? standby mode the standby mode is used to achieve t he lowest power consumption with bor. the internal regulator is switched off so that the vcore domain is powered off. the pll, the msi rc, the hsi16 rc and the hse crystal oscillators are also switched off. the rtc can remain active (standby mo de with rtc, standby mode without rtc). the brown-out reset (bor) always remains active in standby mode. the state of each i/o during standby mode can be selected by software: i/o with internal pull-up, internal pull-down or floating. after entering standby mode, sram1 and register contents are lost except for registers in the backup domain and standby circuitry. optionally, sram2 can be retained in standby mode, supplied by the low-power regulator (standby with ram2 retention mode). the device exits standby mode when an external reset (nrst pin), an iwdg reset, wkup pin event (configurable rising or fallin g edge), or an rtc event occurs (alarm, periodic wakeup, timestamp, tamper) or a failure is detected on lse (css on lse). the system clock after wakeup is msi up to 8 mhz. ? shutdown mode the shutdown mode allows to achieve the lowest power consumption. the internal regulator is switched off so that the vc ore domain is powered off. the pll, the hsi16, the msi, the lsi and the hse oscillators are also switched off. the rtc can remain active (shutdown mode with rtc, shutdown mode without rtc). the bor is not available in shutdown mode . no power voltage monitoring is possible in this mode, therefore the switch to backup domain is not supported. sram1, sram2 and register contents are lost except for registers in the backup domain. the device exits shutdown mode when an external reset (nrst pin), a wkup pin event (configurable rising or falling edge), or an rtc ev ent occurs (alarm, periodic wakeup, timestamp, tamper). the system clock after wakeup is msi at 4 mhz.
functional overview STM32L443CC stm32l443rc stm32l443vc 24/207 docid028739 rev 2 table 3. functionalities depending on the working mode (1) peripheral run sleep low- power run low- power sleep stop 0/1 stop 2 standby shutdown vbat - wakeup capability - wakeup capability - wakeup capability - wakeup capability cpu y - y - - -- -- -- -- flash memory (256 kb) o (2) o (2) o (2) o (2) - -- -- -- -- sram1 (48 kb) y y (3) yy (3) y -y -- -- -- sram2 (16 kb) y y (3) yy (3) y -y -o (4) -- -- quad spi o o o o - -- -- -- -- backup registers y y y y y -y -y -y -y brown-out reset (bor) yyyyy yy yy y- -- programmable voltage detector (pvd) ooooo oo o- -- -- peripheral voltage monitor (pvmx; x=1,3,4) ooooo oo o- -- -- dma oooo- -- -- -- -- high speed internal (hsi16) oooo (5) - (5) -- -- -- oscillator rc48 o o - - - -- -- -- -- high speed external (hse) oooo- -- -- -- -- low speed internal (lsi) ooooo -o -o -- -- low speed external (lse) ooooo -o -o -o -o multi-speed internal (msi) oooo- -- -- -- -- clock security system (css) oooo- -- -- -- -- clock security system on lse ooooo oo oo o- -- rtc / auto wakeup o o o o o oo oo oo oo number of rtc tamper pins 33333 o3 o3 o3 o3 lcd ooooo oo o- -- --
docid028739 rev 2 25/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 usb fs o (8) o (8) --- o- -- -- -- usartx (x=1,2,3) o o o o o (6) o (6) - -- -- -- low-power uart (lpuart) ooooo (6) o (6) o (6) o (6) - -- -- i2cx (x=1,2) o o o o o (7) o (7) - -- -- -- i2c3 ooooo (7) o (7) o (7) o (7) - -- -- spix (x=1,2,3) o o o o - -- -- -- -- can oooo- -- -- -- -- sdmmc1 oooo- -- -- -- -- swpmi1 o o o o - o- -- -- -- saix (x=1) o o o o - -- -- -- -- adcx (x=1) o o o o - -- -- -- -- dacx (x=1,2) o o o o o -- -- -- -- vrefbuf o o o o o -- -- -- -- opampx (x=1) o o o o o -- -- -- -- compx (x=1,2) ooooo oo o- -- -- temperature sensor o o o o - -- -- -- -- timers (timx) o o o o - -- -- -- -- low-power timer 1 (lptim1) ooooo oo o- -- -- low-power timer 2 (lptim2) ooooo o- -- -- -- independent watchdog (iwdg) ooooo oo oo o- -- window watchdog (wwdg) oooo- -- -- -- -- systick timer o o o o - -- -- -- -- touch sensing controller (tsc) oooo- -- -- -- -- random number generator (rng) o (8) o (8) --- -- -- -- -- aes hardware accelerator oooo- -- -- -- -- table 3. functionalities depending on the working mode (1) (continued) peripheral run sleep low- power run low- power sleep stop 0/1 stop 2 standby shutdown vbat - wakeup capability - wakeup capability - wakeup capability - wakeup capability
functional overview STM32L443CC stm32l443rc stm32l443vc 26/207 docid028739 rev 2 3.9.5 reset mode in order to improve the consumption under reset, the i/os state under and after reset is ?analog state? (the i/o schmitt trigger is disabl e). in addition, the internal reset pull-up is deactivated when the reset source is internal. 3.9.6 vbat operation the vbat pin allows to power the device vbat domain from an external battery, an external supercapacitor, or from v dd when no external battery and an external supercapacitor are present. the vbat pin supplies the rtc with lse and the backup registers. three anti- tamper detection pins are available in vbat mode. vbat operation is automatically activated when v dd is not present. an internal vbat battery charging circuit is embedded and can be activated when v dd is present. note: when the microcontroller is supplied from vba t, external interrupts and rtc alarm/events do not exit it from vbat operation. crc calculation unit oooo- -- -- -- -- gpios ooooo oo o (9) 5 pins (10) (11) 5 pins (10) - 1. legend: y = yes (enable). o = optional (disable by default. can be enabled by software). - = not available. 2. the flash can be configured in power-down m ode. by default, it is not in power-down mode. 3. the sram clock can be gated on or off. 4. sram2 content is preserved when the bit rrs is set in pwr_cr3 register. 5. some peripherals with wakeup from stop capability can r equest hsi16 to be enabled. in this case, hsi16 is woken up by the peripheral, and only feeds the peripheral which requested it. hsi16 is automatically put of f when the peripheral does not need it anymore. 6. uart and lpuart reception is functional in stop mode, and generates a wakeup interrupt on start, address match or received frame event. 7. i2c address detection is functional in stop mode, and generates a wakeup interrupt in case of address match. 8. voltage scaling range 1 only. 9. i/os can be configured with internal pul l-up, pull-down or floating in standby mode. 10. the i/os with wakeup from standby/shutdown capability are: pa0, pc13, pe6, pa2, pc5. 11. i/os can be configured with internal pul l-up, pull-down or floating in shutdown mode but the configuration is lost when exiting the shutdown mode. table 3. functionalities depending on the working mode (1) (continued) peripheral run sleep low- power run low- power sleep stop 0/1 stop 2 standby shutdown vbat - wakeup capability - wakeup capability - wakeup capability - wakeup capability
docid028739 rev 2 27/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 3.10 interconnect matrix several peripherals have direct connecti ons between them. this allows autonomous communication between peripherals, savi ng cpu resources thus power supply consumption. in addition, these hardware co nnections allow fast and predictable latency. depending on peripherals, these interconnecti ons can operate in run, sleep, low-power run and sleep, stop 0, stop 1 and stop 2 modes. table 4. stm32l443xx peripherals interconnect matrix interconnect source interconnect destination interconnect action run sleep low-power run low-power sleep stop 0 / stop 1 stop 2 timx timx timers synchronization or chaining y y y y - - adcx dacx conversion triggers y y y y - - dma memory to memory transfer trigger y y y y - - compx comparator output blanking y y y y - - compx tim1 tim2 timer input channel, trigger, break from analog signals comparison yyyy - - lptimerx low-power timer triggered by analog signals comparison yyyyy y (1) adcx tim1 timer triggered by analog watchdog y y y y - - rtc tim16 timer input channel from rtc events y y y y - - lptimerx low-power timer triggered by rtc alarms or tampers yyyyy y (1) all clocks sources (internal and external) tim2 tim15, 16 clock source used as input channel for rc measurement and trimming yyyy - - usb tim2 timer triggered by usb sof y y - - - - css cpu (hard fault) ram (parity error) flash memory (ecc error) compx pvd tim1 tim15,16 timer break y y y y - -
functional overview STM32L443CC stm32l443rc stm32l443vc 28/207 docid028739 rev 2 gpio timx external trigger y y y y - - lptimerx external trigger y y y y y y (1) adcx dacx conversion external trigger y y y y - - 1. lptim1 only. table 4. stm32l443xx peripherals interconnect matrix (continued) interconnect source interconnect destination interconnect action run sleep low-power run low-power sleep stop 0 / stop 1 stop 2
docid028739 rev 2 29/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 3.11 clocks and startup the clock controller (see figure 3 ) distributes the clocks coming from different oscillators to the core and the peripherals. it also manages clock gating for low-power modes and ensures clock robust ness. it features: ? clock prescaler: to get the best trade-off between speed and current consumption, the clock frequency to the cpu and peripherals can be adjusted by a programmable prescaler ? safe clock switching: clock sources can be changed safely on the fly in run mode through a configuration register. ? clock management: to reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. ? system clock source: four different clock sources can be used to drive the master clock sysclk: ? 4-48 mhz high-speed external crystal or ceramic resonator (hse) , that can supply a pll. the hse can also be configured in bypass mode for an external clock. ? 16 mhz high-speed internal rc oscillator (h si16), trimmable by software, that can supply a pll ? multispeed internal rc oscillator (msi), tr immable by software, able to generate 12 frequencies from 100 khz to 48 mhz. when a 32.768 khz clock source is available in the system (lse), the msi fr equency can be automatically trimmed by hardware to reach better than 0.25% accuracy. in this mode the msi can feed the usb device. the msi can supply a pll. ? system pll which can be fed by hse, hsi16 or msi, with a maximum frequency at 80 mhz. ? rc48 with clock recovery system (hsi48) : internal rc48 mhz clock source can be used to drive the usb, the sdmmc or the rng peripherals. this clock can be output on the mco. ? auxiliary clock source: two ultralow-power clock sources that can be used to drive the lcd controller and the real-time clock: ? 32.768 khz low-speed external crystal (lse), supporting four drive capability modes. the lse can also be configured in bypass mode for an external clock. ? 32 khz low-speed internal rc (lsi), also used to drive the independent watchdog. the lsi clock accura cy is 5% accuracy. ? peripheral clock sources: several peripherals (usb, sdmmc, rng, sai, usarts, i2cs, lptimers, adc, swpmi) have their ow n independent clock whatever the system clock. two plls, each having three independe nt outputs allowing the highest flexibility, can generate independent clocks for the adc, the usb/sdmmc/rng and the sai. ? startup clock: after reset, the microcontroller restar ts by default with an internal 4 mhz clock (msi). the prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. ? clock security system (css): this feature can be enabled by software. if a hse clock failure occurs, the master clock is automatically switched to hsi16 and a software
functional overview STM32L443CC stm32l443rc stm32l443vc 30/207 docid028739 rev 2 interrupt is generated if enabled. lse failure can also be detected and generated an interrupt. ? clock-out capability: ? mco: microcontroller clock output: it outputs one of the internal clocks for external use by the application ? lsco: low speed clock output: it outputs lsi or lse in all low-power modes (except vbat). several prescalers allow to configure the ahb frequency, the high speed apb (apb2) and the low speed apb (apb1) domains. the ma ximum frequency of the ahb and the apb domains is 80 mhz.
docid028739 rev 2 31/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 figure 3. clock tree 06y9 6<6&/. 0&2 /6&2 3// 0+]forfnwr86%51*6'00& wr$'& wr,:'* wr57&dqg/&' wr3:5 +&/. wr$+%exvfruhphpru\dqg'0$ )&/.&ruwh[iuhhuxqqlqjforfn wr&ruwh[v\vwhpwlphu wr$3%shulskhudov wr$3%shulskhudov 3&/. 3&/. wr6$, /6( +6, 6<6&/. wr86$57[ ;  wr/38$57 wr,&[ [  wr/37,0[ [  6$,b(;7&/. wr6:30, wr7,0[ [  26&b287 26&b,1 06, +6, +6( +6, /6, /6( +6( 6<6&/. +6( 06, +6, 06, 6<6&/. /6(26& n+]  $+% 35(6&   $3% 35(6&  [ru[ +6, 6<6&/. /6, /6( +6, +6, $3% 35(6&  wr7,0[ [  [ru[ wr 86$57 /6( +6, 6<6&/. 3//6$, 0 06,5& n+]0+] +6,5& 0+] +6(26& 0+] &orfn ghwhfwru 26&b287 26&b,1 : /6,5&n+] &orfn vrxufh frqwuro 3//6$,&/. 3//86%&/. 3//&/. 3//6$,&/. 3//86%&/. 3//$'&&/. +6, +6, +6,5& 0+] +6, &56 9&2 ) 9&2 3 5 4 3 4 5 9&2 ) 9&2
functional overview STM32L443CC stm32l443rc stm32l443vc 32/207 docid028739 rev 2 3.12 general-purpose in puts/outputs (gpios) each of the gpio pins can be configured by so ftware as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. most of the gpio pins are shared with digital or analog alternate functions. fast i/o toggling can be achieved thanks to their mapping on the ahb2 bus. the i/os alternate function configuration c an be locked if needed following a specific sequence in order to avoid spurious writing to the i/os registers. 3.13 direct memory a ccess controller (dma) the device embeds 2 dmas. refer to table 5: dma implementation for the features implementation. direct memory access (dma) is used in order to provide high-speed data transfer between peripherals and memory as well as memory to memory. data can be quickly moved by dma without any cpu actions. this keeps cpu resources free for other operations. the two dma controllers have 14 channels in total, each dedicated to managing memory access requests from one or more peripherals. each has an arbiter for handling the priority between dma requests. the dma supports: ? 14 independently configurable channels (requests) ? each channel is connected to dedicated hardware dma requests, software trigger is also supported on each channel. this configuration is done by software. ? priorities between requests from channels of one dma are software programmable (4 levels consisting of very high, high, medi um, low) or hardware in case of equality (request 1 has priority over request 2, etc.) ? independent source and destination transfer size (byte, half word, word), emulating packing and unpacking. source/destination addresses must be aligned on the data size. ? support for circular buffer management ? 3 event flags (dma half transfer, dma transfer complete and dma transfer error) logically ored together in a single interrupt request for each channel ? memory-to-memory transfer ? peripheral-to-memory and memory-to-peripheral, and peripheral-to-peripheral transfers ? access to flash, sram, apb and ahb pe ripherals as source and destination ? programmable number of data to be transferred: up to 65536. table 5. dma implementation dma features dma1 dma2 number of regular channels 7 7
docid028739 rev 2 33/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 3.14 interrupts and events 3.14.1 nested vectored inte rrupt controller (nvic) the devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 67 maskable interrupt channels plus the 16 interrupt lines of the cortex ? - m4. the nvic benefits are the following: ? closely coupled nvic gives lo w latency interrupt processing ? interrupt entry vector table address passed directly to the core ? allows early processing of interrupts ? processing of late arriving higher priority interrupts ? support for tail chaining ? processor state automatically saved ? interrupt entry restored on interrupt exit with no instruction overhead the nvic hardware block provides flexible interrupt management features with minimal interrupt latency. 3.14.2 extended interrupt/event controller (exti) the extended interrupt/event co ntroller consists of 37 edge det ector lines used to generate interrupt/event requests and wake-up the system from stop mode. each external line can be independently configur ed to select the trigger event (rising edge, fa lling edge, both) and can be masked independently a pending register main tains the status of the interrupt requests. the internal lines are connected to peripherals with wakeup fr om stop mode capability. the exti can detect an external line with a pulse width shorter than the internal clock period. up to 83 gpios can be connected to the 16 external interrupt lines.
functional overview STM32L443CC stm32l443rc stm32l443vc 34/207 docid028739 rev 2 3.15 analog to digital converter (adc) the device embeds a successive approxima tion analog-to-digital converter with the following features: ? 12-bit native resolution , with built-in calibration ? 5.33 msps maximum conversion rate with full resolution ? down to 18.75 ns sampling time ? increased conversion rate for lower resolution (up to 8.88 msps for 6-bit resolution) ? up to 16 external channels. ? 5 internal channels: internal reference volt age, temperature sensor, vbat/3, dac1 and dac2 outputs. ? one external reference pin is available on some package, allowing the input voltage range to be independent from the power supply ? single-ended and differential mode inputs ? low-power design ? capable of low-current operation at lo w conversion rate (consumption decreases linearly with speed) ? dual clock domain architecture: adc speed independent from cpu frequency ? highly versatile digital interface ? single-shot or continuous/discontinuous sequencer-based scan mode: 2 groups of analog signals conversions can be programmed to differentiate background and high-priority real-time conversions ? adc supports multiple trigger inputs for synchronization with on-chip timers and external signals ? results stored into data register or in ram with dma controller support ? data pre-processing: left/right alignment and per channel offset compensation ? built-in oversampling unit for enhanced snr ? channel-wise programmable sampling time ? three analog watchdog for automatic voltage monitoring, generating interrupts and trigger for selected timers ? hardware assistant to prepare the context of the injected channels to allow fast context switching 3.15.1 temperature sensor the temperature sensor (ts) generates a voltage v ts that varies linearly with temperature. the temperature sensor is internally connec ted to the adc1_in17 input channel which is used to convert the sensor output voltage into a digital value. the sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. as the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. to improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by st. the te mperature sensor factory calibration data are stored by st in the system memory area, accessible in read-only mode.
docid028739 rev 2 35/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 3.15.2 internal voltage reference (v refint ) the internal voltage reference (vrefint) provides a stable (bandgap) voltage output for the adc and comparators. vrefint is inte rnally connected to the adc1_in0 input channel. the precise voltage of vrefint is individually measured for each part by st during production test and stored in the system memory area. it is a ccessible in read-only mode. 3.15.3 v bat battery voltage monitoring this embedded hardware feature allows the application to measure the v bat battery voltage using the internal adc channel adc1_in18. as the v bat voltage may be higher than vdda, and thus outside the adc input range, the vbat pin is internally connected to a bridge divider by 3. as a consequence, the converted digital value is one third the v bat voltage. 3.16 digital to analog converter (dac) two 12-bit buffered dac channels can be used to convert digital signals into analog voltage signal outputs. the chosen design structure is composed of integrated resistor strings and an amplifier in inve rting configuration. this digital interface supp orts the following features: ? up to two dac output channels ? 8-bit or 12-bit output mode ? buffer offset calibration (factory and user trimming) ? left or right data alignment in 12-bit mode ? synchronized update capability ? noise-wave generation ? triangular-wave generation table 6. temperature sensor calibration values calibration value name description memory address ts_cal1 ts adc raw data acquired at a temperature of 30 c ( 5 c), v dda = v ref+ = 3.0 v ( 10 mv) 0x1fff 75a8 - 0x1fff 75a9 ts_cal2 ts adc raw data acquired at a temperature of 130 c ( 5 c), v dda = v ref+ = 3.0 v ( 10 mv) 0x1fff 75ca - 0x1fff 75cb table 7. internal voltage reference calibration values calibration value name description memory address vrefint raw data acquired at a temperature of 30 c ( 5 c), v dda = v ref+ = 3.0 v ( 10 mv) 0x1fff 75aa - 0x1fff 75ab
functional overview STM32L443CC stm32l443rc stm32l443vc 36/207 docid028739 rev 2 ? dual dac channel independent or simultaneous conversions ? dma capability for each channel ? external triggers for conversion ? sample and hold low-power mode, with internal or external capacitor the dac channels are triggered through the ti mer update outputs that are also connected to different dma channels. 3.17 voltage referenc e buffer (vrefbuf) the stm32l443xx devices embed an voltage reference buffer which can be used as voltage reference for adcs, dacs and also as voltage reference for external components through the vref+ pin. the internal voltage reference buffer supports two voltages: ? 2.048 v ? 2.5 v an external voltage reference can be provided through the vref+ pin when the internal voltage reference buffer is off. the vref+ pin is double-bonded with vdda on some packages. in these packages the internal voltage reference buffer is not available. figure 4. voltage reference buffer 3.18 comparators (comp) the stm32l443xx devices embed two rail-to-rail comparators with programmable reference voltage (internal or external), hyster esis and speed (low speed for low-power) and with selectable output polarity. the reference voltage can be one of the following: ? external i/o ? dac output channels ? internal reference voltage or submultiple (1/4, 1/2, 3/4). all comparators can wake up from stop mode, generate interrupts and breaks for the timers and can be also combined into a window comparator. 06y9 95()%8) /rziuhtxhqf\ fxwriifdsdflwru '$&$'& %dqgjds  9 ''$  q) 95()
docid028739 rev 2 37/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 3.19 operational amplifier (opamp) the stm32l443xx embeds one operational amplifier with external or internal follower routing and pga capability. the operational amplifier features: ? low input bias current ? low offset voltage ? low-power mode ? rail-to-rail input 3.20 touch sensing controller (tsc) the touch sensing controller provides a simple solution for adding capacitive sensing functionality to any a pplication. capacitive sensing technology is able to detect finger presence near an electrode which is protecte d from direct touch by a dielectric (glass, plastic, ...). the capacitive va riation introduced by the finger (or any conductive object) is measured using a proven implementation base d on a surface charge transfer acquisition principle. the touch sensing controller is fully supported by the stmtouch touch sensing firmware library which is free to use and allows touch se nsing functionality to be implemented reliably in the end application. the main features of the touch sensing controller are the following: ? proven and robust surface charge transfer acquisition principle ? supports up to 21 capacitive sensing channels ? up to 3 capacitive sensing channels can be acquired in parallel offering a very good response time ? spread spectrum feature to improve system robustness in noisy environments ? full hardware management of the charge transfer acquisition sequence ? programmable charge transfer frequency ? programmable sampling capacitor i/o pin ? programmable channel i/o pin ? programmable max count value to avoid long acquisition when a channel is faulty ? dedicated end of acquisiti on and max count er ror flags with inte rrupt capability ? one sampling capacitor for up to 3 capaciti ve sensing channels to reduce the system components ? compatible with proximity, touchkey, linear and rotary touch sensor implementation ? designed to operate with stmtouch touch sensing firmware library note: the number of capacitive sensing channels is dependent on the size of the packages and subject to i/ o availability.
functional overview STM32L443CC stm32l443rc stm32l443vc 38/207 docid028739 rev 2 3.21 liquid crystal di splay controller (lcd) the lcd drives up to 8 common terminals and 44 segment terminals to drive up to 320 pixels. ? internal step-up converter to guarantee functi onality and contrast control irrespective of v dd . this converter can be deactivated, in whic h case the vlcd pin is used to provide the voltage to the lcd ? supports static, 1/2, 1/3, 1/4 and 1/8 duty ? supports static, 1/2, 1/3 and 1/4 bias ? phase inversion to reduce power consumption and emi ? integrated voltage outp ut buffers for higher lcd driving capability ? up to 8 pixels can be programmed to blink ? unneeded segments and common pins can be used as general i/o pins ? lcd ram can be updated at any time owing to a double-buffer ? the lcd controller can operate in stop mode 3.22 random number generator (rng) all devices embed an rng that delivers 32-bi t random numbers generated by an integrated analog circuit. 3.23 advanced encryption standa rd hardware ac celerator (aes) the devices embed an aes hardware accelerator can be used to both encipher and decipher data using aes algorithm.
docid028739 rev 2 39/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 the aes peripheral supports: ? encryption/decryption using aes rijndael block cipher algorithm ? nist fips 197 compliant implementation of aes encryption/decryption algorithm ? 128-bit and 256-bit register for storing the en cryption, decryption or derivation key (4x 32-bit registers) ? electronic codebook (ecb), cipher block chai ning (cbc), counter mode (ctr), galois counter mode (gcm), galois message authentication code mode (gmac) and cipher message authentication code mode (cmac) supported. ? key scheduler ? key derivation for decryption ? 128-bit data block processing ? 128-bit, 256-bit key length ? 1x32-bit input buffer and 1x32-bit output buffer. ? register access supporting 32-bit data width only. ? one 128-bit register for the in itialization vector when aes is confi gured in cbc mode or for the 32-bit counter in itialization when ctr mode is selected, gcm mode or cmac mode. ? automatic data flow control with support of direct memory access (dma) using 2 channels, one for incoming data, and one for outcoming data. ? suspend a message if another message with a higher priority needs to be processed 3.24 timers and watchdogs the stm32l443xx includes one advanced control timers, up to five general-purpose timers, two basic timers, two low-power timers, two watchdog timers and a systick timer. the table below compares the features of the advanced control, general purpose and basic timers. table 8. timer feature comparison timer type timer counter resolution counter type prescaler factor dma request generation capture/ compare channels complementary outputs advanced control tim1 16-bit up, down, up/down any integer between 1 and 65536 yes 4 3 general- purpose tim2 32-bit up, down, up/down any integer between 1 and 65536 yes 4 no general- purpose tim15 16-bit up any integer between 1 and 65536 yes 2 1 general- purpose tim16 16-bit up any integer between 1 and 65536 yes 1 1 basic tim6, tim7 16-bit up any integer between 1 and 65536 yes 0 no
functional overview STM32L443CC stm32l443rc stm32l443vc 40/207 docid028739 rev 2 3.24.1 advanced-control timer (tim1) the advanced-control timer can each be se en as a three-phase pwm multiplexed on 6 channels. they have complementary pwm outputs with programmable inserted dead- times. they can also be seen as complete general-purpose timers. the 4 independent channels can be used for: ? input capture ? output compare ? pwm generation (edge or cent er-aligned modes) with full modulation capability (0- 100%) ? one-pulse mode output in debug mode, the advanced-control timer counter can be frozen and the pwm outputs disabled to turn off any power switches driven by these outputs. many features are shared with those of the general-purpose timx timers (described in section 3.24.2 ) using the same architecture, so the advanced-control timer can work together with the timx timers via the time r link feature for synchronization or event chaining. 3.24.2 general-purpose timers (tim2, tim15, tim16) there are up to three synchronizable general-purpose timers embedded in the stm32l443xx (see table 8 for differences). each general-purpose timer can be used to generate pwm outputs, or act as a simple time base. ? tim2 it is a full-featured general-purpose timer: tim2 has a 32-bit auto-reload up/downcounter and 32-bit prescaler. this timer features 4 independent channels for input capture/output compare, pwm or one-pulse mode output. it can work with the other general-purpose timers via the timer link feature for synchronization or event chaining. the counter can be frozen in debug mode. it has independent dma request generation and support quadrature encoder. ? tim15 and 16 they are general-purpose timers with mid-range features: they have 16-bit auto-reload upcounters and 16-bit prescalers. ? tim15 has 2 channels and 1 complementary channel ? tim16 has 1 channel and 1 complementary channel all channels can be used for input capture/output compare, pwm or one-pulse mode output. the timers can work together via the timer link feature for synchronization or event chaining. the timers have independent dma request generation. the counters can be frozen in debug mode. 3.24.3 basic timers (tim6 and tim7) the basic timers are mainly used for dac tri gger generation. they can also be used as generic 16-bit timebases.
docid028739 rev 2 41/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 3.24.4 low-power timer (lptim1 and lptim2) the devices embed two low-power timers. these timers have an independent clock and are running in stop mode if they are clocked by lse, lsi or an external cl ock. they are able to wakeup the system from stop mode. lptim1 is active in stop 0, stop 1 and stop 2 modes. lptim2 is active in stop 0 and stop 1 mode. this low-power timer supports the following features: ? 16-bit up counter with 16-bit autoreload register ? 16-bit compare register ? configurable output: pulse, pwm ? continuous/ one shot mode ? selectable software/ hardware input trigger ? selectable clock source ? internal clock sources: l se, lsi, hsi16 or apb clock ? external clock source over lptim input (working even with no internal clock source running, used by pulse counter application). ? programmable digital glitch filter ? encoder mode (lptim1 only) 3.24.5 independent watchdog (iwdg) the independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. it is clocked from an independent 32 khz internal rc (lsi) and as it operates independently from the main clock, it can operate in stop and standby modes. it can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. it is hardware or software configurable through the option bytes. the counter can be frozen in debug mode. 3.24.6 system window watchdog (wwdg) the window watchdog is based on a 7-bit downcounter that can be set as free running. it can be used as a watchdog to reset the device when a problem occurs. it is clocked from the main clock. it has an early warning interrupt capab ility and the counter can be frozen in debug mode. 3.24.7 systick timer this timer is dedicated to real-time operating systems, but could also be used as a standard down counter. it features: ? a 24-bit down counter ? autoreload capability ? maskable system interrupt generation when the counter reaches 0. ? programmable clock source
functional overview STM32L443CC stm32l443rc stm32l443vc 42/207 docid028739 rev 2 3.25 real-time clock (rtc ) and backup registers the rtc is an independent bcd timer/count er. it supports the following features: ? calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in bcd (binary-coded decimal) format. ? automatic correction for 28, 29 (leap ye ar), 30, and 31 days of the month. ? two programmable alarms. ? on-the-fly correction from 1 to 32767 rtc clock pulses. this can be used to synchronize it with a master clock. ? reference clock detection: a more precise se cond source clock (50 or 60 hz) can be used to enhance the calendar precision. ? digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy. ? three anti-tamper detection pins with programmable filter. ? timestamp feature which can be used to save the calendar content. this function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to vbat mode. ? 17-bit auto-reload wakeup timer (wut) for periodic events with programmable resolution and period. the rtc and the 32 backup registers are supplied through a switch that takes power either from the v dd supply when present or from the vbat pin. the backup registers are 32-bit registers used to store 128 bytes of user application data when vdd power is not present. they are not reset by a system or power reset, or when the device wakes up from standby or shutdown mode. the rtc clock sources can be: ? a 32.768 khz external crystal (lse) ? an external resonator or oscillator (lse) ? the internal low power rc oscillator (l si, with typical frequency of 32 khz) ? the high-speed external clock (hse) divided by 32. the rtc is functional in vbat m ode and in all low-power modes when it is clocked by the lse. when clocked by the lsi, the rtc is not functional in vbat mode, but is functional in all low-power modes except shutdown mode. all rtc events (alarm, wakeup timer, timestamp or tamper) can generate an interrupt and wakeup the device from the low-power modes.
docid028739 rev 2 43/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 3.26 inter-integrated ci rcuit interface (i2c) the device embeds 3 i2c. refer to table 9: i2c implementation for the features implementation. the i 2 c bus interface handles communications bet ween the microcontroller and the serial i 2 c bus. it co ntrols all i 2 c bus-specific sequencing, protocol, arbitration and timing. the i2c peripheral supports: ? i 2 c-bus specification and user manual re v. 5 compatibility: ? slave and master modes , multimaster capability ? standard-mode (sm), with a bitrate up to 100 kbit/s ? fast-mode (fm), with a bitrate up to 400 kbit/s ? fast-mode plus (fm+), with a bitrate up to 1 mbit/s and 20 ma output drive i/os ? 7-bit and 10-bit addressing mode, multiple 7-bit slave addresses ? programmable setup and hold times ? optional clock stretching ? system management bus (smbus) spec ification rev 2.0 compatibility: ? hardware pec (packet error checking) generation and verification with ack control ? address resolution protocol (arp) support ? smbus alert ? power system management protocol (pmbus tm ) specification rev 1.1 compatibility ? independent clock: a choice of independent clock sources allowing the i2c communication speed to be independent from the pclk reprogramming. refer to figure 3: clock tree . ? wakeup from stop mode on address match ? programmable analog and digital noise filters ? 1-byte buffer with dma capability table 9. i2c implementation i2c features (1) 1. x: supported i2c1 i2c2 i2c3 standard-mode (up to 100 kbit/s) x x x fast-mode (up to 400 kbit/s) x x x fast-mode plus with 20ma output drive i/os (up to 1 mbit/s) x x x programmable analog and digital noise filters x x x smbus/pmbus hardware support x x x independent clock x x x wakeup from stop 0 / stop 1 mode on address match x x x wakeup from stop 2 mode on address match - - x
functional overview STM32L443CC stm32l443rc stm32l443vc 44/207 docid028739 rev 2 3.27 universal synchronous/asynch ronous receiver transmitter (usart) the stm32l443xx devices have three embedded universal synchronous receiver transmitters (usart1, usart2 and usart3). these interfaces provide asynchronous communication, irda sir endec support, multiprocessor communication mode, single-wire half-duplex communication mode and have lin master/slave capability. they pr ovide hardware m anagement of the cts and rts signals, and rs485 driver enable. they are able to communicate at speeds of up to 10mbit/s. usart1, usart2 and usart3 also provide smart card mode (iso 7816 compliant) and spi-like communication capability. all usart have a clock domain independent from the cpu clock, allowing the usartx (x=1,2,3) to wake up the mcu from stop mode using baudrates up to 200 kbaud. the wake up events from stop mode are programmable and can be: ? start bit detection ? any received data frame ? a specific programmed data frame all usart interfaces can be served by the dma controller. table 10. stm32l443xx usart/lpuart features usart modes/features (1) 1. x = supported. usart1 usart2 usart3 lpuart1 hardware flow control for modem x x x x continuous communication using dma x x x x multiprocessor communication x x x x synchronous mode x x x - smartcard mode x x x - single-wire half-duplex communication x x x x irda sir endec block x x x - lin mode x x x - dual clock domain x x x x wakeup from stop 0 / stop 1 modes x x x x wakeup from stop 2 mode - - - x receiver timeout interrupt x x x - modbus communication x x x - auto baud rate detection x (4 modes) - driver enable x x x x lpuart/usart data length 7, 8 and 9 bits
docid028739 rev 2 45/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 3.28 low-power universal asynchr onous receiver transmitter (lpuart) the device embeds one low-power uart. the lpuart supports asynchronous serial communication with minimum power consumption. it supports half duplex single wire communication and modem operations (c ts/rts). it allows multiprocessor communication. the lpuart has a clock domain independent from the cpu clock, and can wakeup the system from stop mode using baudrates up to 220 kbaud. the wake up events from stop mode are programmable and can be: ? start bit detection ? any received data frame ? a specific programmed data frame only a 32.768 khz clock (lse) is needed to allow lpuart communication up to 9600 baud. therefore, even in stop mode, the lpuart can wait for an incoming frame while having an extremely low energy consumption. higher speed clock can be used to reach higher baudrates. lpuart interface can be served by the dma controller.
functional overview STM32L443CC stm32l443rc stm32l443vc 46/207 docid028739 rev 2 3.29 serial peripheral interface (spi) three spi interfaces allow communication up to 40 mbits/s in master and up to 24 mbits/s slave modes, in half-duplex, full-duplex and simplex modes. the 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. the spi interfaces support nss pulse mode, ti mode and hardware crc calculation. all spi interfaces can be served by the dma controller. 3.30 serial audio interfaces (sai) the device embeds 1 sai. refer to table 11: sai implementation for the features implementation. the sai bus interface handles communications between the microcontroller and the serial audio protocol. the sai peripheral supports: ? two independent audio sub-blocks which can be transmitters or receivers with their respective fifo. ? 8-word integrated fifos for each audio sub-block. ? synchronous or asynchronous mode between the audio sub-blocks. ? master or slave configuration inde pendent for both audio sub-blocks. ? clock generator for each audio block to target independent audio frequency sampling when both audio sub-blocks are configured in master mode. ? data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit. ? peripheral with large configurability and flexib ility allowing to target as example the following audio protocol: i2s, lsb or msb-ju stified, pcm/dsp, td m, ac?97 and spdif out. ? up to 16 slots available with configurable size and with th e possibility to select which ones are active in the audio frame. ? number of bits by frame may be configurable. ? frame synchronization active level conf igurable (offset, bit length, level). ? first active bit position in the slot is configurable. ? lsb first or msb first for data transfer. ? mute mode. ? stereo/mono audio frame capability. ? communication clock strobing edge configurable (sck). ? error flags with associated interrupts if enabled respectively. ? overrun and underrun detection. ? anticipated frame synchronization signal detection in slave mode. ? late frame synchronization signal detection in slave mode. ? codec not ready for the ac?97 mode in reception. ? interruption sources when enabled: ?errors. ? fifo requests. ? dma interface with 2 dedicated channels to handle access to the dedicated integrated fifo of each sai audio sub-block.
docid028739 rev 2 47/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 3.31 single wire protocol master interface (swpmi) the single wire protocol master interface (swp mi) is the master interface corresponding to the contactless frontend (clf) defined in the et si ts 102 613 technical specification. the main features are: ? full-duplex communication mode ? automatic swp bus state management (active, suspend, resume) ? configurable bitrate up to 2 mbit/s ? automatic sof, eof and crc handling swpmi can be served by the dma controller. 3.32 controller area network (can) the can is compliant with specif ications 2.0a and b (active) wit h a bit rate up to 1 mbit/s. it can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. it has three transmit mailboxes, two receive fifos with 3 stages and 14 scalable filter banks. the can peripheral supports: ? supports can protocol version 2.0 a, b active ? bit rates up to 1 mbit/s table 11. sai implementation sai features support (1) 1. x: supported i2s, lsb or msb-justifie d, pcm/dsp, tdm, ac?97 x mute mode x stereo/mono audio frame capability. x 16 slots x data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit x fifo size x (8 word) spdif x
functional overview STM32L443CC stm32l443rc stm32l443vc 48/207 docid028739 rev 2 ? transmission ? three transmit mailboxes ? configurable transmit priority ? reception ? two receive fifos with three stages ? 14 scalable filter banks ? identifier list feature ? configurable fifo overrun ? time-triggered communication option ? disable automatic retransmission mode ? 16-bit free running timer ? time stamp sent in last two data bytes ? management ? maskable interrupts ? software-efficient mailbox mapping at a unique address space 3.33 secure digital input/output and multimediacards interface (sdmmc) the card host interface (sdmmc) provides an interface between th e apb peripheral bus and multimediacards (mmcs), sd memory cards and sdio cards. the sdmmc features include the following: ? full compliance with multimediacard system specification version 4.2. card support for three different databus modes: 1-bit (default), 4-bit and 8-bit ? full compatibility with previous versions of multimed iacards (forward compatibility) ? full compliance with sd memory card specifications version 2.0 ? full compliance with sd i/o card specification version 2.0: card support for two different databus modes: 1-bit (default) and 4-bit ? data transfer up to 48 mhz for the 8 bit mode ? data write and read with dma capability 3.34 universal serial bus (usb) the stm32l443xx devices embed a full-speed usb device peripheral compliant with the usb specification version 2.0. the intern al usb phy supports usb fs signaling, embedded dp pull-up and also battery charging detection according to battery charging specification revision 1.2. the usb interface implements a full-speed (12 mbit/s) function interface with added support for usb 2.0 link power management. it has software- configurable endpoint setting with packet memory up-to 1 kb and suspend/resume support. it requires a precise 48 mhz clock which can be generated from the internal main pll (the clock source must use a hse crystal oscillator) or by the internal 48 mhz oscillator in automatic trimming mode. the synchronization fo r this oscillator can be taken from the usb data stream itself (sof signalization) which allows crystal less operation.
docid028739 rev 2 49/207 STM32L443CC stm32l443rc stm32l443vc functional overview 50 3.35 clock recover y system (crs) the stm32l443xx devices embed a special block which allows automatic trimming of the internal 48 mhz oscillator to guarantee its optima l accuracy over the whole device operational range. this automatic trimming is based on the external synchronization signal, which could be either derived fr om usb sof signalization, fr om lse oscillator, from an external signal on crs_sync pin or generated by user software. for faster lock-in during startup it is also possible to combine autom atic trimming with manual trimming action. 3.36 quad spi memory interface (quadspi) the quad spi is a specialized communication in terface targeting single, dual or quad spi flash memories. it can operate in any of the three following modes: ? indirect mode: all the operations are performed using the quadspi registers ? status polling mode: the exter nal flash status register is periodically read and an interrupt can be generated in case of flag setting ? memory-mapped mode: the external flash is memory mapped and is seen by the system as if it were an internal memory both throughput and capacity can be increased two-fold using dual-flash mode, where two quad spi flash memories are accessed simultaneously. the quad spi interface supports: ? three functional modes: indirect , status-polling, and memory-mapped ? dual-flash mode, where 8 bits can be sent /received simultaneously by accessing two flash memories in parallel. ? sdr and ddr support ? fully programmable opcode for both indirect and memory mapped mode ? fully programmable frame format for both indirect and memory mapped mode ? each of the 5 following phases can be conf igured independently (enable, length, single/dual/quad communication) ? instruction phase ? address phase ? alternate bytes phase ? dummy cycles phase ? data phase ? integrated fifo for reception and transmission ? 8, 16, and 32-bit data accesses are allowed ? dma channel for indirect mode operations ? programmable masking for external flash flag management ? timeout management ? interrupt generation on fifo threshold, tim eout, status match, operation complete, and access error
functional overview STM32L443CC stm32l443rc stm32l443vc 50/207 docid028739 rev 2 3.37 development support 3.37.1 serial wire jt ag debug port (swj-dp) the arm swj-dp interface is embedded, and is a combined jtag and serial wire debug port that enables either a serial wire debug or a jtag probe to be connected to the target. debug is performed using 2 pins only instead of 5 required by the jtag (jtag pins could be re-use as gpio with alternate function): the jtag tms and tck pins are shared with swdio and swclk, respectively, and a specific sequence on the tms pin is used to switch between jtag-dp and sw-dp. 3.37.2 embedded trace macrocell? the arm embedded trace macrocell provides a greater visibility of the instruction and data flow inside the cpu core by streaming compressed data at a very high rate from the stm32l443xx through a small number of etm pins to an external hardware trace port analyzer (tpa) device. real-time instruction and data flow activity be recorded and then formatted for display on the host computer th at runs the debugger software. tpa hardware is commercially available from common development tool vendors. the embedded trace macrocell operates wi th third party debugger software tools.
docid028739 rev 2 51/207 STM32L443CC stm32l443rc stm32l443vc pinouts and pin description 80 4 pinouts and pin description figure 5. stm32l443vx lqfp100 pinout (1) 1. the above figure shows the package top view. 06y9 /4)3                          966 3+26&b,1 3+26&b287 1567 3& 3& 3& 3& 966$ 95() 95() 9''$ 3$ 3$ 3$ 3&26&b287 9'' 3( 9%$7 3&26&b,1 3( 3( 3( 3( 3&                                                                            3$ 966 3$ 3& 3% 9'' 3$ 3& 3( 3( 3$ 3$ 3( 3( 3( 3% 3% 3( 3% 966 3( 3( 3( 3% 9'' 3& 3& 3& 3' 3' 3' 3' 3' 3' 3' 3' 3% 3% 3% 3% 3$ 3& 3$ 3$ 3$ 9'' 966 9''86% 3$ 3$ 9'' 966 3% 3% 3% 3( 3( 3% 3' 3' 3% 3+%227 3' 3' 3& 3% 3% 3' 3& 3$ 3' 3' 3' 3& 3$
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 52/207 docid028739 rev 2 figure 6. stm32l443vx ufbga100 ballout (1) 1. the above figure shows the package top view. figure 7. stm32l443rx lqfp64 pinout (1) 1. the above figure shows the package top view. 06y9 3( 3( 3% 3+%227 3' 3' 3% 3% 3$ 3$ 3$ 3$  $ % & ' ( ) * + - . / 0 3( 3( 3% 3% 3% 3' 3' 3' 3' 3& 3& 3$ 3& 3( 3( 9'' 3% 3' 3' 3& 9''86% 3$ 3& 26&b,1 3( 966 3$ 3$ 3& 3& 26&b287 9%$7 966 3& 3& 3& 3+26&b,1 966 966 966 3+ 26&b287 9'' 9'' 9'' 3& 1567 9'' 3' 3' 3' 966$ 3& 3& 3' 3' 3' 95() 3& 3$ 3$ 3& 3' 3' 3% 3% 3% 95() 3$ 3$ 3$ 3& 3% 3( 3( 3( 3% 3% 3% 9''$ 3$ 3$ 3$ 3% 3% 3( 3( 3( 3( 3( 3( 8)%*$ 06y9 /4)3                 9%$7 3&26&b,1 3&26&b287 3+26&b,1 3+26&b287 1567 3& 3& 3& 3& 966$95() 9''$95() 3$ 3$ 3$ 3&                                                 3$ 966 3$ 3& 3% 9'' 3$ 3& 3% 3$ 3$ 966 3% 3% 3% 9'' 9''86% 3$ 3$ 3$ 3$ 3$ 3$ 3& 3& 3& 3& 3% 3% 3% 3% 966 9'' 966 3+%227 3% 3& 3% 3% 3% 3& 3% 3% 3$ 3% 3' 3& 3$
docid028739 rev 2 53/207 STM32L443CC stm32l443rc stm32l443vc pinouts and pin description 80 figure 8. stm32l443rx ufbga64 ballout (1) 1. the above figure shows the package top view. figure 9. stm32l443rx wlcsp64 pinout (1) 1. the above figure shows the package top view. figure 10. stm32l443cx wlcsp49 pinout (1) 1. the above figure shows the package top view. 06y9 3& 26&b,1 3& 3% 3% 3% 3$ 3$ 3$  $ % & ' ( ) * + 3& 26&b287 9%$7 3% 3+%227 3' 3& 3& 3$ 3+26&b,1 966 3% 3% 3& 3$ 3+ 26&b287 9'' 3% 1567 3& 3& 966$95() 3& 3& 3$ 9''$95() 3$ 3$ 3$ 3$ 3& 3% 3% 9''86% 966 3$ 3$ 3$ 9'' 966 3% 3% 3% 3& 3$ 3& 3% 3& 9'' 966 3$ 3$ 3% 3% 3% 3& 3& 06y9 9''86% 3$ 3& 3' 3% 3% 966 9''  $ % & ' ( ) * + 966 3$ 3& 3% 3% 3% 9%$7 3& 3$ 3$ 3& 3% 3+%227 3& 26&b,1 3$ 3$ 3$ 3& 3& 3$ 3& 3% 3% 3% 9'' 966 3% 3% 3& 3% 3$ 3$ 3$ 3& 3% 3% 3% 3& 3& 9'' 3$ 3$ 3& 3+ 26&b287 3$ 3$ 3$ 3& 1567 3% 3& 26&b287 966 9''$95() 966$95() 3& 3+26&b,1 06y9 9''86% 3$ 3% 3% 3+%227 966 9''  $ % & ' ( ) * 966 3$ 3$ 3% 3% 9%$7 3& 3$ 3$ 3$ 3% 3% 3$ 3$ 3% 3% 3% 3% 3% 3% 9'' 966 3% 3$ 3% 3$ 3$ 1567 3% 3$ 3$ 3% 3$ 9''$95() 966$95() 3+26&b,1 3$ 3$ 3& 3+ 26&b287 3& 26&b287 3& 26&b,1
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 54/207 docid028739 rev 2 figure 11. stm32l443cx lqfp48 pinout (1) 1. the above figure shows the package top view. figure 12. stm32l443cx ufqfpn48 pinout (1) 1. the above figure shows the package top view. 06y9 /4)3             9%$7 3& 3&26&b,1 3&26&b287 3+26&b,1 3+26&b287 1567 966$95() 9''$95() 3$ 3$ 3$                                     3$ 3$ 3$ 3% 9'' 3$ 3$ 3% 3% 3% 3% 966 9''86% 966 3$ 3$ 3$ 3$ 3$ 3$ 3% 3% 3% 3% 9'' 966 3+%227 3% 3$ 3% 3% 3% 3% 3% 3% 3$ 06y9 8)4)31             9%$7 3& 3&26&b,1 3&26&b287 3+26&b,1 3+26&b287 1567 966$95() 9''$95() 3$ 3$ 3$                                     3$ 3$ 3$ 3% 9'' 3$ 3$ 3% 3% 3% 3% 966 9''86% 966 3$ 3$ 3$ 3$ 3$ 3$ 3% 3% 3% 3% 9'' 966 3+%227 3% 3$ 3% 3% 3% 3% 3% 3% 3$
docid028739 rev 2 55/207 STM32L443CC stm32l443rc stm32l443vc pinouts and pin description 80 table 12. legend/abbreviations used in the pinout table name abbreviation definition pin name unless otherwise specified in brackets below th e pin name, the pin function during and after reset is the same as the actual pin name pin type s supply pin i input only pin i/o input / output pin i/o structure ft 5 v tolerant i/o tt 3.6 v tolerant i/o rst bidirectional reset pin with embedded weak pull-up resistor option for tt or ft i/os _f (1) i/o, fm+ capable _l (2) i/o, with lcd function supplied by v lcd _u (3) i/o, with usb function supplied by v ddusb _a (4) i/o, with analog switch function supplied by v dda notes unless otherwise specified by a note, all i/os are set as analog inputs during and after reset. pin functions alternate functions functions selected through gpiox_afr registers additional functions functions directly selected/enabled through peripheral registers 1. the related i/o structures in table 13 are: ft_f, ft_fa, ft_fl, ft_fla. 2. the related i/o structures in table 13 are: ft_l, ft_fl, ft_lu. 3. the related i/o structures in table 13 are: ft_u, ft_lu. 4. the related i/o structures in table 13 are: ft_a, ft_la, ft_fa, ft_fla, tt_a, tt_la. table 13. stm32l443xx pin definitions pin number pin name (function after reset) pin type i/o structure notes pin functions lqfp48 ufqfpn48 wlcsp49 wlcsp64 lqfp64 ufbga64 lqfp100 ufbga100 alternate functions additional functions --- --- 1b2 pe2 i/oft_l- traceck, tsc_g7_io1, lcd_seg38, sai1_mclk_a, eventout - --- --- 2a1 pe3 i/oft_l- traced0, tsc_g7_io2, lcd_seg39, sai1_sd_b, eventout - --- --- 3b1 pe4 i/o ft - traced1, tsc_g7_io3, sai1_fs_a, eventout -
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 56/207 docid028739 rev 2 --- --- 4c2 pe5 i/o ft - traced2, tsc_g7_io4, sai1_sck_a, eventout - --- --- 5d2 pe6 i/o ft - traced3, sai1_sd_a, eventout rtc_tamp3/ wkup3 1 1 b6 b7 1 b2 6 e2 vbat s - - - - 2 2 b7 b8 2 a2 7 c1 pc13 i/o ft (1) (2) eventout rtc_tamp1/ rtc_ts/ rtc_out/ wkup2 3 3 c7 c8 3 a1 8 d1 pc14- osc32_i n (pc14) i/o ft (1) (2) eventout osc32_in 4 4 c6 c7 4 b1 9 e1 pc15- osc32_ out (pc15) i/o ft (1) (2) eventout osc32_out --- ---10f2 vss s - - - - --- ---11g2 vdd s - - - - 5 5d7d85c112 f1 ph0- osc_ in (ph0) i/o ft - eventout osc_in 6 6d6d76d113 g1 ph1- osc_ou t (ph1) i/o ft - eventout osc_out 7 7 d5 d6 7 e1 14 h2 nrst i/o rst - - - - - - d5 8 e3 15 h1 pc0 i/o ft_fla - lptim1_in1, i2c3_scl, lpuart1_rx, lcd_seg18, lptim2_in1, eventout adc1_in1 - - - e8 9 e2 16 j2 pc1 i/o ft_fla - lptim1_out, i2c3_sda, lpuart1_tx, lcd_seg19, eventout adc1_in2 - - - e7 10 f2 17 j3 pc2 i/o ft_la - lptim1_in2, spi2_miso, lcd_seg20, eventout adc1_in3 - - e6 e6 11 g1 18 k2 pc3 i/o ft_a - lptim1_etr, spi2_mosi, lcd_vlcd, sai1_sd_a, lptim2_etr, eventout adc1_in4 --- ---19j1 vssa s - - - - table 13. stm32l443xx pin definitions (continued) pin number pin name (function after reset) pin type i/o structure notes pin functions lqfp48 ufqfpn48 wlcsp49 wlcsp64 lqfp64 ufbga64 lqfp100 ufbga100 alternate functions additional functions
docid028739 rev 2 57/207 STM32L443CC stm32l443rc stm32l443vc pinouts and pin description 80 - - - - - - 20 k1 vref- s - - - - 88e7f812f1 - - vssa/ vref- s-- - - - - - - - - 21 l1 vref+ s - - - vrefbuf_out --- ---22m1 vdda s - - - - 99f7g813h1 - - vdda/ vref+ s-- - - 10 10 f6 f7 14 g2 23 l2 pa0 i/o ft_a - tim2_ch1, usart2_cts, comp1_out, sai1_extclk, tim2_etr, eventout opamp1_vinp, comp1_inm, adc1_in5, rtc_tamp2/ wkup1 11 11 g7 g7 15 h2 24 m2 pa1 i/o ft_la - tim2_ch2, i2c1_smba, spi1_sck, usart2_rts_de, lcd_seg0, tim15_ch1n, eventout opamp1_vinm, comp1_inp, adc1_in6 12 12 e5 f6 16 f3 25 k3 pa2 i/o ft_la - tim2_ch3, usart2_tx, lpuart1_tx, quadspi_bk1_ncs, lcd_seg1, comp2_out, tim15_ch1, eventout comp2_inm, adc1_in7, wkup4/lsco 13 13 e4 g6 17 g3 26 l3 pa3 i/o tt_la - tim2_ch4, usart2_rx, lpuart1_rx, quadspi_clk, lcd_seg2, sai1_mclk_a, tim15_ch2, eventout opamp1_vout, comp2_inp, adc1_in8 -- -h818c227e3 vss s - - - - -- -h719d228h3 vdd s - - - - 14 14 g6 e5 20 h3 29 m3 pa4 i/o tt_a - spi1_nss, spi3_nss, usart2_ck, sai1_fs_b, lptim2_out, eventout comp1_inm, comp2_inm, adc1_in9, dac1_out1 15 15 f5 f5 21 f4 30 k4 pa5 i/o tt_a - tim2_ch1, tim2_etr, spi1_sck, lptim2_etr, eventout comp1_inm, comp2_inm, adc1_in10, dac1_out2 table 13. stm32l443xx pin definitions (continued) pin number pin name (function after reset) pin type i/o structure notes pin functions lqfp48 ufqfpn48 wlcsp49 wlcsp64 lqfp64 ufbga64 lqfp100 ufbga100 alternate functions additional functions
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 58/207 docid028739 rev 2 16 16 f4 g5 22 g4 31 l4 pa6 i/o ft_la - tim1_bkin, spi1_miso, usart3_cts, lpuart1_cts, quadspi_bk1_io3, lcd_seg3, comp1_out/tim1_bkin _comp2, tim16_ch1, eventout adc1_in11 17 17 f3 h6 23 h4 32 m4 pa7 i/o ft_fla - tim1_ch1n, i2c3_scl, spi1_mosi, quadspi_bk1_io2, lcd_seg4, comp2_out, eventout adc1_in12 - - - d4 24 h5 33 k5 pc4 i/o ft_la - usart3_tx, lcd_seg22, eventout comp1_inm, adc1_in13 - - - e4 25 h6 34 l5 pc5 i/o ft_la - usart3_rx, lcd_seg23, eventout comp1_inp, adc1_in14, wkup5 18 18 g5 f4 26 f5 35 m5 pb0 i/o ft_la - tim1_ch2n, spi1_nss, usart3_ck, quadspi_bk1_io1, lcd_seg5, comp1_out, sai1_extclk, eventout adc1_in15 19 19 g4 h5 27 g5 36 m6 pb1 i/o ft_la - tim1_ch3n, usart3_rts_de, lpuart1_rts_de, quadspi_bk1_io0, lcd_seg6, lptim2_in1, eventout comp1_inm, adc1_in16 20 20 g3 g4 28 g6 37 l6 pb2 i/o ft_a - rtc_out, lptim1_out, i2c3_smba, lcd_vlcd, eventout comp1_inp --- ---38m7 pe7 i/o ft - tim1_etr, sai1_sd_b, eventout - - - - - - - 39 l7 pe8 i/o ft - tim1_ch1n, sai1_sck_b, eventout - --- ---40m8 pe9 i/o ft - tim1_ch1, sai1_fs_b, eventout - table 13. stm32l443xx pin definitions (continued) pin number pin name (function after reset) pin type i/o structure notes pin functions lqfp48 ufqfpn48 wlcsp49 wlcsp64 lqfp64 ufbga64 lqfp100 ufbga100 alternate functions additional functions
docid028739 rev 2 59/207 STM32L443CC stm32l443rc stm32l443vc pinouts and pin description 80 - - - - - - 41 l8 pe10 i/o ft - tim1_ch2n, tsc_g5_io1, quadspi_clk, sai1_mclk_b, eventout - --- ---42m9 pe11 i/o ft - tim1_ch2, tsc_g5_io2, quadspi_bk1_ncs, eventout - - - - - - - 43 l9 pe12 i/o ft - tim1_ch3n, spi1_nss, tsc_g5_io3, quadspi_bk1_io0, eventout - --- ---44m10pe13 i/o ft - tim1_ch3, spi1_sck, tsc_g5_io4, quadspi_bk1_io1, eventout - --- ---45m11 pe14 i/o ft - tim1_ch4, tim1_bkin2, tim1_bkin2_comp2, spi1_miso, quadspi_bk1_io2, eventout - --- ---46m12pe15 i/o ft - tim1_bkin, tim1_bkin_comp1, spi1_mosi, quadspi_bk1_io3, eventout - 21 21 e3 h4 29 g7 47 l10 pb10 i/o ft_fl - tim2_ch3, i2c2_scl, spi2_sck, usart3_tx, lpuart1_rx, tsc_sync, quadspi_clk, lcd_seg10, comp1_out, sai1_sck_a, eventout - 22 22 f2 h3 30 h7 48 l11 pb11 i/o ft_fl - tim2_ch4, i2c2_sda, usart3_rx, lpuart1_tx, quadspi_bk1_ncs, lcd_seg11, comp2_out, eventout - 23 23 g2 h2 31 d6 49 f12 vss s - - - - 24 24 g1 h1 32 e6 50 g12 vdd s - - - - table 13. stm32l443xx pin definitions (continued) pin number pin name (function after reset) pin type i/o structure notes pin functions lqfp48 ufqfpn48 wlcsp49 wlcsp64 lqfp64 ufbga64 lqfp100 ufbga100 alternate functions additional functions
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 60/207 docid028739 rev 2 25 25 f1 g3 33 h8 51 l12 pb12 i/o ft_l - tim1_bkin, tim1_bkin_comp2, i2c2_smba, spi2_nss, usart3_ck, lpuart1_rts_de, tsc_g1_io1, lcd_seg12, swpmi1_io, sai1_fs_a, tim15_bkin, eventout - 26 26 e2 g2 34 g8 52 k12 pb13 i/o ft_fl - tim1_ch1n, i2c2_scl, spi2_sck, usart3_cts, lpuart1_cts, tsc_g1_io2, lcd_seg13, swpmi1_tx, sai1_sck_a, tim15_ch1n, eventout - 27 27 e1 g1 35 f8 53 k11 pb14 i/o ft_fl - tim1_ch2n, i2c2_sda, spi2_miso, usart3_rts_de, tsc_g1_io3, lcd_seg14, swpmi1_rx, sai1_mclk_a, tim15_ch1, eventout - 28 28 d3 f2 36 f7 54 k10 pb15 i/o ft_l - rtc_refin, tim1_ch3n, spi2_mosi, tsc_g1_io4, lcd_seg15, swpmi1_suspend, sai1_sd_a, tim15_ch2, eventout - - - - - - - 55 k9 pd8 i/o ft_l - usart3_tx, lcd_seg28, eventout - - - - - - - 56 k8 pd9 i/o ft_l - usart3_rx, lcd_seg29, eventout - - - - - - - 57 j12 pd10 i/o ft_l - usart3_ck, tsc_g6_io1, lcd_seg30, eventout - table 13. stm32l443xx pin definitions (continued) pin number pin name (function after reset) pin type i/o structure notes pin functions lqfp48 ufqfpn48 wlcsp49 wlcsp64 lqfp64 ufbga64 lqfp100 ufbga100 alternate functions additional functions
docid028739 rev 2 61/207 STM32L443CC stm32l443rc stm32l443vc pinouts and pin description 80 - - - - - - 58 j11 pd11 i/o ft_l - usart3_cts, tsc_g6_io2, lcd_seg31, lptim2_etr, eventout - - - - - - - 59 j10 pd12 i/o ft_l - usart3_rts_de, tsc_g6_io3, lcd_seg32, lptim2_in1, eventout - - - - - - - 60 h12 pd13 i/o ft_l - tsc_g6_io4, lcd_seg33, lptim2_out, eventout - - - - - - - 61 h11 pd14 i/o ft_l - lcd_seg34, eventout - - - - - - - 62 h10 pd15 i/o ft_l - lcd_seg35, eventout - - - - f1 37 f6 63 e12 pc6 i/o ft_l - tsc_g4_io1, lcd_seg24, sdmmc1_d6, eventout - - - - e138e764e11 pc7 i/o ft_l - tsc_g4_io2, lcd_seg25, sdmmc1_d7, eventout - - - - f3 39 e8 65 e10 pc8 i/o ft_l - tsc_g4_io3, lcd_seg26, sdmmc1_d0, eventout - - - - e2 40 d8 66 d12 pc9 i/o ft_l - tsc_g4_io4, usb_noe, lcd_seg27, sdmmc1_d1, eventout - 29 29 d1 e3 41 d7 67 d11 pa8 i/o ft_l - mco, tim1_ch1, usart1_ck, lcd_com0, swpmi1_io, sai1_sck_a, lptim2_out, eventout - 30 30 d2 d1 42 c7 68 d10 pa9 i/o ft_fl - tim1_ch2, i2c1_scl, usart1_tx, lcd_com1, sai1_fs_a, tim15_bkin, eventout - table 13. stm32l443xx pin definitions (continued) pin number pin name (function after reset) pin type i/o structure notes pin functions lqfp48 ufqfpn48 wlcsp49 wlcsp64 lqfp64 ufbga64 lqfp100 ufbga100 alternate functions additional functions
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 62/207 docid028739 rev 2 31 31 c2 d2 43 c6 69 c12 pa10 i/o ft_fl - tim1_ch3, i2c1_sda, usart1_rx, usb_crs_sync, lcd_com2, sai1_sd_a, eventout - 32 32 c1 d3 44 c8 70 b12 pa11 i/o ft_u - tim1_ch4, tim1_bkin2, spi1_miso, usart1_cts, can1_rx, usb_dm, tim1_bkin2_comp1, eventout comp1_out 33 33 c3 c1 45 b8 71 a12 pa12 i/o ft_u - tim1_etr, spi1_mosi, usart1_rts_de, can1_tx, usb_dp, eventout - 34 34 b2 c2 46 a8 72 a11 pa13 (jtms- swdio) i/o ft (3) jtms-swdio, ir_out, usb_noe, swpmi1_tx, sai1_sd_b, eventout - 35 35 b1 b1 47 d5 - - vss s - - - - 36 36 a1 a1 48 e5 73 c11 vdd usb s-- - - --- ---74f11 vss s - - - - --- ---75g11 vdd s - - - - 37 37 a2 b2 49 a7 76 a10 pa14 (jtck- swclk) i/o ft (3) jtck-swclk, lptim1_out, i2c1_smba, swpmi1_rx, sai1_fs_b, eventout - 38 38 b3 a2 50 a6 77 a9 pa15 (jtdi) i/o ft_l (3) jtdi, tim2_ch1, tim2_etr, usart2_rx, spi1_nss, spi3_nss, usart3_rts_de, tsc_g3_io1, lcd_seg17, swpmi1_suspend, eventout - - - - c351b778b11 pc10 i/o ft_l - spi3_sck, usart3_tx, tsc_g3_io2, lcd_com4/lcd_seg28/ lcd_seg40, sdmmc1_d2, eventout - table 13. stm32l443xx pin definitions (continued) pin number pin name (function after reset) pin type i/o structure notes pin functions lqfp48 ufqfpn48 wlcsp49 wlcsp64 lqfp64 ufbga64 lqfp100 ufbga100 alternate functions additional functions
docid028739 rev 2 63/207 STM32L443CC stm32l443rc stm32l443vc pinouts and pin description 80 -- -b352b679c10 pc11 i/oft_l- spi3_miso, usart3_rx, tsc_g3_io3, lcd_com5/lcd_seg29/ lcd_seg41, sdmmc1_d3, eventout - - - - a353c580b10 pc12 i/o ft_l - spi3_mosi, usart3_ck, tsc_g3_io4, lcd_com6/lcd_seg30/ lcd_seg42, sdmmc1_ck, eventout - --- ---81c9 pd0 i/o ft - spi2_nss, can1_rx, eventout - - - - - - - 82 b9 pd1 i/o ft - spi2_sck, can1_tx, eventout - -- -a454b583c8 pd2 i/oft_l- usart3_rts_de, tsc_sync, lcd_com7/lcd_seg31/ lcd_seg43, sdmmc1_cmd, eventout - - - - - - - 84 b8 pd3 i/o ft - spi2_miso, usart2_cts, quadspi_bk2_ncs, eventout - - - - - - - 85 b7 pd4 i/o ft - spi2_mosi, usart2_rts_de, quadspi_bk2_io0, eventout - - - - - - - 86 a6 pd5 i/o ft - usart2_tx, quadspi_bk2_io1, eventout - - - - - - - 87 b6 pd6 i/o ft - usart2_rx, quadspi_bk2_io2, sai1_sd_a, eventout - - - - - - - 88 a5 pd7 i/o ft - usart2_ck, quadspi_bk2_io3, eventout - table 13. stm32l443xx pin definitions (continued) pin number pin name (function after reset) pin type i/o structure notes pin functions lqfp48 ufqfpn48 wlcsp49 wlcsp64 lqfp64 ufbga64 lqfp100 ufbga100 alternate functions additional functions
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 64/207 docid028739 rev 2 39 39 a3 a5 55 a5 89 a8 pb3 (jtdo- trace swo) i/o ft_la (3) jtdo-traceswo, tim2_ch2, spi1_sck, spi3_sck, usart1_rts_de, lcd_seg7, sai1_sck_b, eventout comp2_inm 40 40 a4 b4 56 a4 90 a7 pb4 (njtrst) i/o ft_fla (3) njtrst, i2c3_sda, spi1_miso, spi3_miso, usart1_cts, tsc_g2_io1, lcd_seg8, sai1_mclk_b, eventout comp2_inp 41 41 b4 c4 57 c4 91 c5 pb5 i/o ft_l - lptim1_in1, i2c1_smba, spi1_mosi, spi3_mosi, usart1_ck, tsc_g2_io2, lcd_seg9, comp2_out, sai1_sd_b, tim16_bkin, eventout - 42 42 c4 b5 58 d3 92 b5 pb6 i/o ft_fa - lptim1_etr, i2c1_scl, usart1_tx, tsc_g2_io3, sai1_fs_b, tim16_ch1n, eventout comp2_inp 43 43 d4 a6 59 c3 93 b4 pb7 i/o ft_fla - lptim1_in2, i2c1_sda, usart1_rx, tsc_g2_io4, lcd_seg21, eventout comp2_inm, pvd_in 44 44 a5 c5 60 b4 94 a4 ph3/ boot0 i/o ft - eventout boot0 45 45 b5 c6 61 b3 95 a3 pb8 i/o ft_fl - i2c1_scl, can1_rx, lcd_seg16, sdmmc1_d4, sai1_mclk_a, tim16_ch1, eventout - 46 46 c5 b6 62 a3 96 b3 pb9 i/o ft_fl - ir_out, i2c1_sda, spi2_nss, can1_tx, lcd_com3, sdmmc1_d5, sai1_fs_a, eventout - table 13. stm32l443xx pin definitions (continued) pin number pin name (function after reset) pin type i/o structure notes pin functions lqfp48 ufqfpn48 wlcsp49 wlcsp64 lqfp64 ufbga64 lqfp100 ufbga100 alternate functions additional functions
docid028739 rev 2 65/207 STM32L443CC stm32l443rc stm32l443vc pinouts and pin description 80 --- ---97c3 pe0 i/oft_l- lcd_seg36, tim16_ch1, eventout - - - - - - - 98 a2 pe1 i/o ft_l - lcd_seg37, eventout - 47 47 a6 a7 63 d4 99 d3 vss s - - - - 48 48 a7 a8 64 e4 100 c4 vdd s - - - - 1. pc13, pc14 and pc15 are supplied through the power switch. si nce the switch only sinks a limited amount of current (3 ma), the use of gpios pc13 to pc15 in output mode is limited: - the speed should not exceed 2 mhz with a maximum load of 30 pf - these gpios must not be used as current sources (e.g. to drive an led). 2. after a backup domain power-up, pc13, pc14 and pc15 operat e as gpios. their function then depends on the content of the rtc registers which are not reset by the system reset. fo r details on how to manage these gpios, refer to the backup domain and rtc register descriptions in the rm0394 reference manual. 3. after reset, these pins are configured as jtag/sw debug alternate functions, and the internal pull-up on pa15, pa13, pb4 pins and the internal pull-down on pa14 pin are activated. table 13. stm32l443xx pin definitions (continued) pin number pin name (function after reset) pin type i/o structure notes pin functions lqfp48 ufqfpn48 wlcsp49 wlcsp64 lqfp64 ufbga64 lqfp100 ufbga100 alternate functions additional functions
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 66/207 docid028739 rev 2 table 14. alternate function af0 to af7 (for af8 to af15 see table 15 ) port af0 af1 af2 af3 af4 af5 af6 af7 sys_af tim1/tim2/ lptim1 tim1/tim2 usart2 i2c1/i2c2/i2c3 spi1/spi2 spi3 usart1/ usart2/ usart3 port a pa0-tim2_ch1-----usart2_cts pa1 - tim2_ch2 - - i2c1_smba spi1_sck - usart2_rts_ de pa2-tim2_ch3-----usart2_tx pa3-tim2_ch4-----usart2_rx pa4 - - - - - spi1_nss spi3_nss usart2_ck pa5 - tim2_ch1 tim2_etr - - spi1_sck - - pa6 - tim1_bkin - - - spi1_mi so comp1_out usart3_cts pa7 - tim1_ch1n - - i2c3_scl spi1_mosi - - pa8mcotim1_ch1-----usart1_ck pa9 - tim1_ch2 - - i2c1_scl - - usart1_tx pa10 - tim1_ch3 - - i2c1_sda - - usart1_rx pa11 - tim1_ch4 tim1_bkin2 - - spi 1_miso comp1_out usart1_cts pa12 - tim1_etr - - - spi1_mosi - usart1_rts_ de pa13jtms-swdioir_out------ pa14 jtck-swclk lptim1_out - - i2c1_smba - - - pa15 jtdi tim2_ch1 tim2_etr usart2_rx - spi1_nss spi3_nss usart3_rts_ de
STM32L443CC stm32l443rc stm32l443vc pinouts and pin description docid028739 rev 2 67/207 port b pb0 - tim1_ch2n - - - spi1_nss - usart3_ck pb1-tim1_ch3n----- usart3_rts_ de pb2 rtc_out lptim1_out - - i2c3_smba - - - pb3 jtdo- traceswo tim2_ch2 - - - spi1_sck spi3_sck usart1_rts_ de pb4 njtrst - - - i2c3_sda spi1_miso spi3_miso usart1_cts port b pb5 - lptim1_in1 - - i2c1_smba spi1_mosi spi3_mosi usart1_ck pb6 - lptim1_etr - - i2c1_scl - - usart1_tx pb7 - lptim1_in2 - - i2c1_sda - - usart1_rx pb8----i2c1_scl--- pb9 - ir_out - - i2c1_sda spi2_nss - - pb10 - tim2_ch3 - - i2c2_scl spi2_sck - usart3_tx pb11 - tim2_ch4 - - i2c2_sda - - usart3_rx pb12 - tim1_bkin - tim1_bkin_ comp2 i2c2_smba spi2_nss - usart3_ck pb13 - tim1_ch1n - - i2c2_scl spi2_sck - usart3_cts pb14 - tim1_ch2n - - i2c2_sda spi2_miso - usart3_rts_ de pb15 rtc_refin tim1_ch3n - - - spi2_mosi - - table 14. alternate function af0 to af7 (for af8 to af15 see table 15 ) (continued) port af0 af1 af2 af3 af4 af5 af6 af7 sys_af tim1/tim2/ lptim1 tim1/tim2 usart2 i2c1/i2c2/i2c3 spi1/spi2 spi3 usart1/ usart2/ usart3
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 68/207 docid028739 rev 2 port c pc0 - lptim1_in1 - - i2c3_scl - - - pc1 - lptim1_out - - i2c3_sda - - - pc2 - lptim1_in2 - - - spi2_miso - - pc3 - lptim1_etr - - - spi2_mosi - - pc4-------usart3_tx pc5-------usart3_rx pc6-------- pc7-------- pc8-------- pc9-------- pc10------spi3_sckusart3_tx port c pc11------spi3_misousart3_rx pc12------spi3_mosiusart3_ck pc13-------- pc14-------- pc15-------- table 14. alternate function af0 to af7 (for af8 to af15 see table 15 ) (continued) port af0 af1 af2 af3 af4 af5 af6 af7 sys_af tim1/tim2/ lptim1 tim1/tim2 usart2 i2c1/i2c2/i2c3 spi1/spi2 spi3 usart1/ usart2/ usart3
STM32L443CC stm32l443rc stm32l443vc pinouts and pin description docid028739 rev 2 69/207 port d pd0 - - - - - spi2_nss - - pd1 - - - - - spi2_sck - - pd2------- usart3_rts_ de pd3 - - - - - spi2_miso - usart2_cts pd4 - - - - - spi2_mosi - usart2_rts_ de pd5-------usart2_tx pd6-------usart2_rx pd7-------usart2_ck pd8-------usart3_tx pd9-------usart3_rx pd10-------usart3_ck pd11-------usart3_cts pd12------- usart3_rts_ de pd13-------- pd14-------- pd15-------- port epe0-------- table 14. alternate function af0 to af7 (for af8 to af15 see table 15 ) (continued) port af0 af1 af2 af3 af4 af5 af6 af7 sys_af tim1/tim2/ lptim1 tim1/tim2 usart2 i2c1/i2c2/i2c3 spi1/spi2 spi3 usart1/ usart2/ usart3
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 70/207 docid028739 rev 2 port e pe1-------- pe2traceck------- pe3traced0------- pe4traced1------- pe5traced2------- pe6traced3------- pe7-tim1_etr------ pe8-tim1_ch1n------ pe9-tim1_ch1------ pe10-tim1_ch2n------ pe11-tim1_ch2------ pe12 - tim1_ch3n - - - spi1_nss - - pe13 - tim1_ch3 - - - spi1_sck - - pe14 - tim1_ch4 tim1_bkin2 tim1_bkin2_ comp2 - spi1_miso - - pe15 - tim1_bkin - tim1_bkin_ comp1 - spi1_mosi - - port h ph0-------- ph1-------- ph3-------- table 14. alternate function af0 to af7 (for af8 to af15 see table 15 ) (continued) port af0 af1 af2 af3 af4 af5 af6 af7 sys_af tim1/tim2/ lptim1 tim1/tim2 usart2 i2c1/i2c2/i2c3 spi1/spi2 spi3 usart1/ usart2/ usart3
STM32L443CC stm32l443rc stm32l443vc pinouts and pin description docid028739 rev 2 71/207 table 15. alternate function af8 to af15 (for af0 to af7 see table 14 ) port af8 af9 af10 af11 af12 af13 af14 af15 lpuart1 can1/tsc usb/quadspi lcd sdmmc1/ comp1/ comp2/ swpmi1 sai1 tim2/tim15/ tim16/lptim2 eventout port a pa0 - - - - comp1_out sai1_extclk tim2_etr eventout pa1 - - - lcd_seg0 - - tim15_ch1n eventout pa2 lpuart1_tx - quadspi_ bk1_ncs lcd_seg1 comp2_out - tim15_ch1 eventout pa3 lpuart1_rx - quadspi_clk lcd_ seg2 - sai1_mclk_a tim15_ch2 eventout pa4-----sai1_fs_blptim2_out eventout pa5------lptim2_etr eventout pa6 lpuart1_cts - quadspi_ bk1_io3 lcd_seg3 tim1_bkin_ comp2 - tim16_ch1 eventout pa7 - - quadspi_ bk1_io2 lcd_seg4 comp2_out - - eventout pa8 - - - lcd_com0 swpmi1_io sai1_sck_a lptim2_out eventout pa9 - - - lcd_com1 - sai1_f s_a tim15_bkin eventout pa10 - - usb_crs_ sync lcd_com2 - sai1_sd_a - eventout pa11 - can1_rx usb_dm - tim1_bkin2_ comp1 - - eventout pa12 - can1_tx usb_dp - - - - eventout pa13 - - usb_noe - swpmi1_tx sai1_sd_b - eventout pa14 - - - - swpmi1_rx sai1_fs_b - eventout pa15 - tsc_g3_io1 - lcd_seg17 swpmi1_ suspend - - eventout
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 72/207 docid028739 rev 2 port b pb0 - - quadspi_ bk1_io1 lcd_seg5 comp1_out sai1_extclk - eventout pb1 lpuart1_rts _de - quadspi_ bk1_io0 lcd_seg6 - - lptim2_in1 eventout pb2 - - - lcd_vlcd - - - eventout pb3 - - - lcd_seg7 - sai1_sck_b - eventout pb4 - tsc_g2_io1 - lcd_seg8 - sai1_mclk_b - eventout pb5 - tsc_g2_io2 - lcd_seg9 comp2 _out sai1_sd_b tim16_bkin eventout pb6 - tsc_g2_io3 - - - sai1_f s_b tim16_ch1n eventout pb7 - tsc_g2_io4 - lcd_seg21 - - - eventout pb8 - can1_rx - lcd_seg16 sdmmc1_d 4 sai1_mclk_a tim16_ch1 eventout pb9 - can1_tx - lcd_com3 sd mmc1_d5 sai1_fs_a - eventout pb10 lpuart1_rx tsc_sync quadspi_clk l cd_seg10 comp1_out sai1_sck_a - eventout pb11 lpuart1_tx - quadspi_ bk1_ncs lcd_seg11 comp2_out - - eventout pb12 lpuart1_rts _de tsc_g1_io1 - lcd_seg12 swpmi1_i o sai1_fs_a tim15_bkin eventout pb13 lpuart1_cts tsc_g1_io2 - lcd_seg13 sw pmi1_tx sai1_sck_a tim15_ch1n eventout pb14 - tsc_g1_io3 - lcd_seg14 swpmi1 _rx sai1_mclk_a tim15_ch1 eventout pb15 - tsc_g1_io4 - lcd_seg15 swpmi1_ suspend sai1_sd_a tim15_ch2 eventout table 15. alternate function af8 to af15 (for af0 to af7 see table 14 ) (continued) port af8 af9 af10 af11 af12 af13 af14 af15 lpuart1 can1/tsc usb/quadspi lcd sdmmc1/ comp1/ comp2/ swpmi1 sai1 tim2/tim15/ tim16/lptim2 eventout
STM32L443CC stm32l443rc stm32l443vc pinouts and pin description docid028739 rev 2 73/207 port c pc0 lpuart1_rx - - lcd_seg18 - - lptim2_in1 eventout pc1 lpuart1_tx - - lcd_seg19 - - - eventout pc2 - - - lcd_seg20 - - - eventout port c pc3 - - - lcd_vlcd - sai1_sd_a lptim2_etr eventout pc4 - - - lcd_seg22 - - - eventout pc5 - - - lcd_seg23 - - - eventout pc6 - tsc_g4_io1 - lcd_seg 24 sdmmc1_d6 - - eventout pc7 - tsc_g4_io2 - lcd_seg 25 sdmmc1_d7 - - eventout pc8 - tsc_g4_io3 - lcd_seg 26 sdmmc1_d0 - - eventout pc9 - tsc_g4_io4 usb_noe l cd_seg27 sdmmc1_d1 - - eventout pc10 - tsc_g3_io2 - lcd_com4/ lcd_seg28/ lcd_seg40 sdmmc1_d2 - - eventout pc11 - tsc_g3_io3 - lcd_com5/ lcd_seg29/ lcd_seg41 sdmmc1_d3 - - eventout pc12 - tsc_g3_io4 - lcd_com6/ lcd_seg30/ lcd_seg42 sdmmc1_ck - - eventout pc13------ - eventout pc14------ - eventout pc15------ - eventout table 15. alternate function af8 to af15 (for af0 to af7 see table 14 ) (continued) port af8 af9 af10 af11 af12 af13 af14 af15 lpuart1 can1/tsc usb/quadspi lcd sdmmc1/ comp1/ comp2/ swpmi1 sai1 tim2/tim15/ tim16/lptim2 eventout
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 74/207 docid028739 rev 2 port d pd0 - can1_rx - - - - - eventout pd1 - can1_tx - - - - - eventout pd2 - tsc_sync - lcd_com7/ lcd_seg31/ lcd_seg43 sdmmc1_ cmd - - eventout port d pd3 - - quadspi_bk2 _ncs - - - - eventout pd4 - - quadspi_bk2 _io0 - - - - eventout pd5 - - quadspi_bk2 _io1 - - - - eventout pd6 - - quadspi_bk2 _io2 - - sai1_sd_a - eventout pd7 - - quadspi_bk2 _io3 - - - - eventout pd8 - - - lcd_seg28 - - - eventout pd9 - - - lcd_seg29 - - - eventout pd10 - tsc_g6_io1 - lcd_seg30 - - - eventout pd11 - tsc_g6_io2 - lcd_seg31 - - lptim2_etr eventout pd12 - tsc_g6_io3 - lcd_seg32 - - lptim2_in1 eventout pd13 - tsc_g6_io4 - lcd_seg 33 - - lptim2_out eventout pd14 - - - lcd_seg34 - - - eventout pd15 - - - lcd_seg35 - - - eventout table 15. alternate function af8 to af15 (for af0 to af7 see table 14 ) (continued) port af8 af9 af10 af11 af12 af13 af14 af15 lpuart1 can1/tsc usb/quadspi lcd sdmmc1/ comp1/ comp2/ swpmi1 sai1 tim2/tim15/ tim16/lptim2 eventout
STM32L443CC stm32l443rc stm32l443vc pinouts and pin description docid028739 rev 2 75/207 port e pe0 - - - lcd_seg36 - - tim16_ch1 eventout pe1 - - - lcd_seg37 - - - eventout pe2 - tsc_g7_io1 - lcd_seg38 - sai1_mclk_a - eventout pe3 - tsc_g7_io2 - lcd_seg39 - sai1_sd_b - eventout pe4 - tsc_g7_io3 - - - sai1_fs_a - eventout port e pe5 - tsc_g7_io4 - - - sai1_sck_a - eventout pe6-----sai1_sd_a- eventout pe7-----sai1_sd_b- eventout pe8-----sai1_sck_b- eventout pe9-----sai1_fs_b- eventout pe10 - tsc_g5_io1 quadspi_clk - - sai1_mclk_b - eventout pe11 - tsc_g5_io2 quadspi_bk1 _ncs - - - - eventout pe12 - tsc_g5_io3 quadspi_bk1 _io0 - - - - eventout pe13 - tsc_g5_io4 quadspi_bk1 _io1 - - - - eventout pe14 - - quadspi_bk1 _io2 - - - - eventout pe15 - - quadspi_bk1 _io3 - - - - eventout table 15. alternate function af8 to af15 (for af0 to af7 see table 14 ) (continued) port af8 af9 af10 af11 af12 af13 af14 af15 lpuart1 can1/tsc usb/quadspi lcd sdmmc1/ comp1/ comp2/ swpmi1 sai1 tim2/tim15/ tim16/lptim2 eventout
pinouts and pin description STM32L443CC stm32l443rc stm32l443vc 76/207 docid028739 rev 2 port h ph0------ - eventout ph1------ - eventout ph3------ - eventout table 15. alternate function af8 to af15 (for af0 to af7 see table 14 ) (continued) port af8 af9 af10 af11 af12 af13 af14 af15 lpuart1 can1/tsc usb/quadspi lcd sdmmc1/ comp1/ comp2/ swpmi1 sai1 tim2/tim15/ tim16/lptim2 eventout
docid028739 rev 2 77/207 STM32L443CC stm32l443rc stm32l443vc memory mapping 80 5 memory mapping figure 13. stm32l443xx memory map 06y9 [)))))))) [( [& [$ [ [ [ [ [         &ruwh[?0 zlwk)38 ,qwhuqdo 3hulskhudov 3hulskhudov 65$0 &2'( 273duhd 6\vwhpphpru\ )odvkphpru\ )odvkv\vwhpphpru\ ru65$0ghshqglqjrq %227frqiljxudwlrq $+% $+% $3% $3% [& [ [ [ [ [ [ [ [))))))) [))) [ [ [ [ 5hvhuyhg 5hvhuyhg 5hvhuyhg 5hvhuyhg 5hvhuyhg 5hvhuyhg 5hvhuyhg [ [ 65$0 48$'63, uhjlvwhuv 2swlrqv%\whv [))) [))) [))) [))) 5hvhuyhg 48$'63,uhjlvwhuv [%))))))) [$ [$ 5hvhuyhg 5hvhuyhg 5hvhuyhg [))))))) [ 48$'63,)odvk edqn 65$0 [& [$
memory mapping STM32L443CC stm32l443rc stm32l443vc 78/207 docid028739 rev 2 table 16. stm32l443xx memory map and peripheral register boundary addresses (1) bus boundary address size(bytes) peripheral ahb2 0x5006 0800 - 0x5006 0bff 1 kb rng 0x5006 0400 - 0x5006 07ff 158 kb reserved 0x5006 0000 - 0x5006 03ff 1 kb aes 0x5004 0400 - 0x5005 ffff 158 kb reserved 0x5004 0000 - 0x5004 03ff 1 kb adc 0x5000 0000 - 0x5003 ffff 16 kb reserved 0x4800 2000 - 0x4fff ffff ~127 mb reserved 0x4800 1c00 - 0x4800 1fff 1 kb gpioh 0x4800 1400 - 0x4800 1bff 2 kb reserved 0x4800 1000 - 0x4800 13ff 1 kb gpioe 0x4800 0c00 - 0x4800 0fff 1 kb gpiod 0x4800 0800 - 0x4800 0bff 1 kb gpioc 0x4800 0400 - 0x4800 07ff 1 kb gpiob 0x4800 0000 - 0x4800 03ff 1 kb gpioa - 0x4002 4400 - 0x47ff ffff ~127 mb reserved ahb1 0x4002 4000 - 0x4002 43ff 1 kb tsc 0x4002 3400 - 0x4002 3fff 1 kb reserved 0x4002 3000 - 0x4002 33ff 1 kb crc 0x4002 2400 - 0x4002 2fff 3 kb reserved 0x4002 2000 - 0x4002 23ff 1 kb flash registers 0x4002 1400 - 0x4002 1fff 3 kb reserved 0x4002 1000 - 0x4002 13ff 1 kb rcc 0x4002 0800 - 0x4002 0fff 2 kb reserved 0x4002 0400 - 0x4002 07ff 1 kb dma2 0x4002 0000 - 0x4002 03ff 1 kb dma1 apb2 0x4001 5800 - 0x4001 ffff 42 kb reserved 0x4001 5400 - 0x4000 57ff 1 kb sai1 0x4001 4800 - 0x4000 53ff 3 kb reserved 0x4001 4400 - 0x4001 47ff 1 kb tim16 0x4001 4000 - 0x4001 43ff 1 kb tim15 0x4001 3c00 - 0x4001 3fff 1 kb reserved 0x4001 3800 - 0x4001 3bff 1 kb usart1 0x4001 3400 - 0x4001 37ff 1 kb reserved 0x4001 3000 - 0x4001 33ff 1 kb spi1 0x4001 2c00 - 0x4001 2fff 1 kb tim1
docid028739 rev 2 79/207 STM32L443CC stm32l443rc stm32l443vc memory mapping 80 apb2 0x4001 2800 - 0x4001 2bff 1 kb sdmmc1 0x4001 2000 - 0x4001 27ff 2 kb reserved 0x4001 1c00 - 0x4001 1fff 1 kb firewall 0x4001 0800- 0x4001 1bff 5 kb reserved 0x4001 0400 - 0x4001 07ff 1 kb exti 0x4001 0200 - 0x4001 03ff 1 kb comp 0x4001 0030 - 0x4001 01ff vrefbuf 0x4001 0000 - 0x 4001 002f syscfg apb1 0x4000 9800 - 0x4000 ffff 26 kb reserved 0x4000 9400 - 0x4000 97ff 1 kb lptim2 0x4000 8c00 - 0x4000 93ff 2 kb reserved 0x4000 8800 - 0x4000 8bff 1 kb swpmi1 0x4000 8400 - 0x4000 87ff 1 kb reserved 0x4000 8000 - 0x4000 83ff 1 kb lpuart1 0x4000 7c00 - 0x4000 7fff 1 kb lptim1 0x4000 7800 - 0x4000 7bff 1 kb opamp 0x4000 7400 - 0x4000 77ff 1 kb dac 0x4000 7000 - 0x4000 73ff 1 kb pwr 0x4000 6c00 - 0x4000 6fff 1 kb usb sram 0x4000 6800 - 0x4000 6bff 1 kb usb fs 0x4000 6400 - 0x4000 67ff 1 kb can1 0x4000 6000 - 0x4000 63ff 1 kb crs 0x4000 5c00- 0x4000 5fff 1 kb i2c3 0x4000 5800 - 0x4000 5bff 1 kb i2c2 0x4000 5400 - 0x4000 57ff 1 kb i2c1 0x4000 4c00 - 0x4000 53ff 2 kb reserved 0x4000 4800 - 0x4000 4bff 1 kb usart3 0x4000 4400 - 0x4000 47ff 1 kb usart2 0x4000 4000 - 0x4000 43ff 1 kb reserved 0x4000 3c00 - 0x4000 3fff 1 kb spi3 0x4000 3800 - 0x4000 3bff 1 kb spi2 0x4000 3400 - 0x4000 37ff 1 kb reserved 0x4000 3000 - 0x4000 33ff 1 kb iwdg 0x4000 2c00 - 0x4000 2fff 1 kb wwdg 0x4000 2800 - 0x4000 2bff 1 kb rtc table 16. stm32l443xx memory map and peripheral register boundary addresses bus boundary address size(bytes) peripheral
memory mapping STM32L443CC stm32l443rc stm32l443vc 80/207 docid028739 rev 2 apb1 0x4000 2400 - 0x4000 27ff 1 kb lcd 0x4000 1800 - 0x4000 23ff 3 kb reserved 0x4000 1400 - 0x4000 17ff 1 kb tim7 0x4000 1000 - 0x4000 13ff 1 kb tim6 0x4000 0400- 0x4000 0fff 3 kb reserved 0x4000 0000 - 0x4000 03ff 1 kb tim2 1. the gray color is used for reserved boundary addresses. table 16. stm32l443xx memory map and peripheral register boundary addresses bus boundary address size(bytes) peripheral
docid028739 rev 2 81/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6 electrical characteristics 6.1 parameter conditions unless otherwise specified, all voltages are referenced to v ss . 6.1.1 minimum and maximum values unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at t a = 25 c and t a = t a max (given by the selected temperature range). data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean 3 ). 6.1.2 typical values unless otherwise specified, typical data are based on t a = 25 c, v dd = v dda = 3 v. they are given only as design guidelines and are not tested. typical adc accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean 2 ) . 6.1.3 typical curves unless otherwise specified, all typical curves are given only as design guidelines and are not tested. 6.1.4 loading capacitor the loading conditions used for pin parameter measurement are shown in figure 14 . 6.1.5 pin input voltage the input voltage measurement on a pin of the device is described in figure 15 . figure 14. pin loading conditi ons figure 15. pin input voltage 069 0&8slq & s) 069 0&8slq 9 ,1
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 82/207 docid028739 rev 2 6.1.6 power supply scheme figure 16. power supply scheme caution: each power supply pair (v dd /v ss , v dda /v ssa etc.) must be decoupled with filtering ceramic capacitors as shown above. these capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the pcb to ensure the good functionality of the device. 06y9 9 '' /hyhovkliwhu ,2 orjlf <?voo}p] ~whu]p]?o ?du}?]? l?]?]??? ~>^uzdu l??p]???? /e khd zpo?}? *3,2v x??t?xs q[q) [?) q[966 q[9'' 9%$7 9 &25( w}??]?z 9 '',2 $'&v '$&v 23$03v &203v 95()%8) 9 5() 9 5() 9 ''$ v& ?) 9''$ 966$ 9 5() v& ?)
docid028739 rev 2 83/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6.1.7 current consumption measurement figure 17. current consum ption measurement scheme 6.2 absolute maximum ratings stresses above the absolute maximum ratings listed in table 17: voltage characteristics , table 18: current characteristics and table 19: thermal characteristics may cause permanent damage to the device. these are stress ratings only and functional operation of the device at these conditions is not implied. exposure to maximum rating conditions for extended periods may af fect device reliability. d^???s? / zh^ s h^ / zsd s d /  s  /  s  table 17. voltage characteristics (1) symbol ratings min max unit v ddx - v ss external main supply voltage (including v dd , v dda , v ddusb , v lcd , v bat ) -0.3 4.0 v v in (2) input voltage on ft_xxx pins v ss -0.3 min (v dd , v dda , v ddusb , v lcd ) + 4.0 (3)(4) v input voltage on tt_xx pins v ss -0.3 4.0 input voltage on any other pins v ss -0.3 4.0 | ? v ddx | variations between different v ddx power pins of the same domain -50mv |v ssx -v ss | variations between all the different ground pins (5) -50mv 1. all main power (v dd , v dda , v ddusb , v lcd , v bat ) and ground (v ss , v ssa ) pins must always be connected to the external power supply, in the permitted range. 2. v in maximum must always be respected. refer to table 18: current characteristics for the maximum allowed injected current values.
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 84/207 docid028739 rev 2 3. this formula has to be applied only on the power supplies related to the io struct ure described in the pin definition table. 4. to sustain a voltage higher than 4 v the internal pull-up/pull-down resistors must be disabled. 5. include vref- pin. table 18. current characteristics symbol ratings max unit iv dd total current into sum of all v dd power lines (source) (1) 140 ma iv ss total current out of sum of all v ss ground lines (sink) (1) 140 iv dd(pin) maximum current into each v dd power pin (source) (1) 100 iv ss(pin) maximum current out of each v ss ground pin (sink) (1) 100 i io(pin) output current sunk by any i/o and control pin except ft_f 20 output current sunk by any ft_f pin 20 output current sourced by any i/o and control pin 20 i io(pin) total output current sunk by sum of all i/os and control pins (2) 100 total output current sourced by sum of all i/os and control pins (2) 100 i inj(pin) (3) injected current on ft_xxx, tt_xx, rst and b pins, except pa4, pa5 -5/+0 (4) injected current on pa4, pa5 -5/0 |i inj(pin) | total injected current (sum of all i/os and control pins) (5) 25 1. all main power (v dd , v dda , v ddusb , v bat ) and ground (v ss , v ssa ) pins must always be connected to the external power supplies, in the permitted range. 2. this current consumption must be correctly distributed over all i/os and control pins. the total output current must not be sunk/sourced between two c onsecutive power supply pins referr ing to high pin count qfp packages. 3. positive injection (when v in > v ddiox ) is not possible on these i/os and does not occur for input voltages lower than the specified maximum value. 4. a negative injection is induced by v in < v ss . i inj(pin) must never be exceeded. refer also to table 17: voltage characteristics for the maximum allowed input voltage values. 5. when several inputs are submitted to a current injection, the maximum | i inj(pin) | is the absolute sum of the negative injected currents (instantaneous values). table 19. thermal characteristics symbol ratings value unit t stg storage temperature range ?65 to +150 c t j maximum junction temperature 150 c
docid028739 rev 2 85/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6.3 operating conditions 6.3.1 general operating conditions table 20. general operating conditions symbol parameter conditions min max unit f hclk internal ahb clock frequency - 0 80 mhz f pclk1 internal apb1 clock frequency - 0 80 f pclk2 internal apb2 clock frequency - 0 80 v dd standard operating voltage - 1.71 (1) 3.6 v v dda analog supply voltage adc or comp used 1.62 3.6 v dac or opamp used 1.8 vrefbuf used 2.4 adc, dac, opamp, comp, vrefbuf not used 0 v bat backup operating voltage - 1.55 3.6 v v ddusb usb supply voltage usb used 3.0 3.6 v usb not used 0 3.6 v in i/o input voltage tt_xx i/o -0.3 v ddiox +0.3 v all i/o except tt_xx -0.3 min(min(v dd , v dda , v ddusb , v lcd )+3.6 v, 5.5 v) (2)(3) p d power dissipation at t a = 85 c for suffix 6 or t a = 105 c for suffix 7 (4) lqfp100 - 476 mw lqfp64 - 444 lqfp48 - 350 ufbga100 - 350 ufbga64 - 307 ufqfpn48 - 606 wlcsp64 - 434 wlcsp49 - 416 p d power dissipation at t a = 125 c for suffix 3 (4) lqfp100 - 119 mw lqfp64 - 111 lqfp48 - 88 ufbga100 - 88 ufbga64 - 77 ufqfpn48 - 151 wlcsp64 - 109 wlcsp49 - 104
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 86/207 docid028739 rev 2 6.3.2 operating conditions at power-up / power-down the parameters given in table 21 are derived from tests performed under the ambient temperature condition summarized in table 20 . 6.3.3 embedded reset and power control block characteristics the parameters given in table 22 are derived from tests performed under the ambient temperature conditions summarized in table 20: general operating conditions . t a ambient temperature for the suffix 6 version maximum power dissipation ?40 85 c low-power dissipation (5) ?40 105 ambient temperature for the suffix 7 version maximum power dissipation ?40 105 low-power dissipation (5) ?40 125 ambient temperature for the suffix 3 version maximum power dissipation ?40 125 low-power dissipation (5) ?40 130 t j junction temperature range suffix 6 version ?40 105 c suffix 7 version ?40 125 suffix 3 version ?40 130 1. when reset is released func tionality is guaranteed down to v bor0 min. 2. this formula has to be applied only on t he power supplies related to the io struct ure described by the pin definition table. maximum i/o input voltage is the smallest value between min(v dd , v dda , v ddusb , v lcd )+3.6 v and 5.5v. 3. for operation with voltage higher than min (v dd , v dda , v ddusb , v lcd ) +0.3 v, the internal pull-up and pull-down resistors must be disabled. 4. if t a is lower, higher p d values are allowed as long as t j does not exceed t jmax (see section 7.9: thermal characteristics ). 5. in low-power dissipation state, t a can be extended to this range as long as t j does not exceed t jmax (see section 7.9: thermal characteristics ). table 20. general operating conditions (continued) symbol parameter conditions min max unit table 21. operating conditions at power-up / power-down symbol parameter conditions min max unit t vdd v dd rise time rate - 0 s/v v dd fall time rate 10 t vdda v dda rise time rate - 0 v dda fall time rate 10 t vddusb v ddusb rise time rate - 0 v ddusb fall time rate 10
docid028739 rev 2 87/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 table 22. embedded reset and power control block characteristics symbol parameter conditions (1) min typ max unit t rsttempo (2) reset temporization after bor0 is detected v dd rising - 250 400 s v bor0 (2) brown-out reset threshold 0 rising edge 1.62 1.66 1.7 v falling edge 1.6 1.64 1.69 v bor1 brown-out reset threshold 1 rising edge 2.06 2.1 2.14 v falling edge 1.96 2 2.04 v bor2 brown-out reset threshold 2 rising edge 2.26 2.31 2.35 v falling edge 2.16 2.20 2.24 v bor3 brown-out reset threshold 3 rising edge 2.56 2.61 2.66 v falling edge 2.47 2.52 2.57 v bor4 brown-out reset threshold 4 rising edge 2.85 2.90 2.95 v falling edge 2.76 2.81 2.86 v pvd0 programmable voltage detector threshold 0 rising edge 2.1 2.15 2.19 v falling edge 2 2.05 2.1 v pvd1 pvd threshold 1 rising edge 2.26 2.31 2.36 v falling edge 2.15 2.20 2.25 v pvd2 pvd threshold 2 rising edge 2.41 2.46 2.51 v falling edge 2.31 2.36 2.41 v pvd3 pvd threshold 3 rising edge 2.56 2.61 2.66 v falling edge 2.47 2.52 2.57 v pvd4 pvd threshold 4 rising edge 2.69 2.74 2.79 v falling edge 2.59 2.64 2.69 v pvd5 pvd threshold 5 rising edge 2.85 2.91 2.96 v falling edge 2.75 2.81 2.86 v pvd6 pvd threshold 6 rising edge 2.92 2.98 3.04 v falling edge 2.84 2.90 2.96 v hyst_borh0 hysteresis voltage of borh0 hysteresis in continuous mode -20- mv hysteresis in other mode -30- v hyst_bor_pvd hysteresis voltage of borh (except borh0) and pvd --100-mv i dd (bor_pvd) (2) bor (3) (except bor0) and pvd consumption from v dd --1.11.6a v pvm1 v ddusb peripheral voltage monitoring - 1.18 1.22 1.26 v
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 88/207 docid028739 rev 2 v pvm3 v dda peripheral voltage monitoring rising edge 1.61 1.65 1.69 v falling edge 1.6 1.64 1.68 v pvm4 v dda peripheral voltage monitoring rising edge 1.78 1.82 1.86 v falling edge 1.77 1.81 1.85 v hyst_pvm3 pvm3 hysteresis - - 10 - mv v hyst_pvm4 pvm4 hysteresis - - 10 - mv i dd (pvm1) (2) pvm1 consumption from v dd --0.2-a i dd (pvm3/pvm4) (2) pvm3 and pvm4 consumption from v dd --2-a 1. continuous mode means run/sleep modes, or temperature sensor enable in low-power run/low-power sleep modes. 2. guaranteed by design. 3. bor0 is enabled in all modes (except shutdown) and its consumption is therefore included in the supply current characteristics tables. table 22. embedded reset and power control block characteristics (continued) symbol parameter conditions (1) min typ max unit
docid028739 rev 2 89/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6.3.4 embedded voltage reference the parameters given in table 23 are derived from tests performed under the ambient temperature and supply voltage conditions summarized in table 20: general operating conditions . table 23. embedded internal voltage reference symbol parameter conditions min typ max unit v refint internal reference voltage ?40 c < t a < +130 c 1.182 1.212 1.232 v t s_vrefint (1) adc sampling time when reading the internal reference voltage -4 (2) -- s t start_vrefint start time of reference voltage buffer when adc is enable --812 (2) s i dd (v refintbuf ) v refint buffer consumption from v dd when converted by adc - - 12.5 20 (2) a ? v refint internal reference voltage spread over the temperature range v dd = 3 v - 5 7.5 (2) mv t coeff temperature coefficient ?40c < t a < +130c - 30 50 (2) ppm/c a coeff long term stability 1000 hours, t = 25c - - tbd (2) ppm v ddcoeff voltage coefficient 3.0 v < v dd < 3.6 v - 250 1200 (2) ppm/v v refint_div1 1/4 reference voltage - 24 25 26 % v refint v refint_div2 1/2 reference voltage 49 50 51 v refint_div3 3/4 reference voltage 74 75 76 1. the shortest sampling time can be determined in the application by multiple iterations. 2. guaranteed by design.
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 90/207 docid028739 rev 2 figure 18. v refint versus temperature 06y9                     9 ?& 0hdq 0lq 0d[
docid028739 rev 2 91/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6.3.5 supply current characteristics the current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, i/o pi n loading, device software configuration, operating frequencies, i/o pin switching rate, program location in memory and executed binary code. the current consumption is measured as described in figure 17: current consumption measurement scheme . typical and maximum current consumption the mcu is placed under the following conditions: ? all i/o pins are in analog input mode ? all peripherals are disabled ex cept when explicitly mentioned ? the flash memory access time is adjusted with the minimum wait states number, depending on the f hclk frequency (refer to the table ?number of wait states according to cpu clock (hclk) frequency? available in the rm0394 reference manual). ? when the peripherals are enabled f pclk = f hclk the parameters given in table 24 to table 37 are derived from tests performed under ambient temperature and supply voltage conditions summarized in table 20: general operating conditions .
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 92/207 docid028739 rev 2 table 24. current consumption in run and low-power run modes, code with data processing running from flash, art enable (cache on prefetch off) symbol parameter conditions typ max (1) unit - voltage scaling f hclk 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c i dd (run) supply current in run mode f hclk = f hse up to 48mhz included, bypass mode pll on above 48 mhz all peripherals disable range 2 26 mhz 2.37 2.38 2.44 2.52 2.66 2.7 2.7 2.8 2.9 3.2 ma 16 mhz 1.5 1.52 1.57 1.64 1.79 1.7 1.7 1.8 2.0 2.3 8 mhz 0.81 0.82 0.87 0.94 1.08 0.9 0.9 1.0 1.2 1.5 4 mhz 0.46 0.47 0.52 0.59 0.73 0.5 0.6 0.6 0.8 1.1 2 mhz 0.29 0.3 0.34 0.41 0.55 0.3 0.4 0.4 0.6 0.9 1 mhz 0.2 0.21 0.25 0.32 0.46 0.2 0.3 0.3 0.5 0.8 100 khz 0.12 0.13 0.17 0.24 0.38 0.1 0.2 0.2 0.4 0.7 range 1 80 mhz 8.53 8.56 8.64 8.74 8.92 9.5 9.6 9.7 9.9 10.3 72 mhz 7.7 7.73 7.8 7.9 8.08 8.6 8.6 8.7 8.9 9.3 64 mhz 6.86 6.9 6.97 7.06 7.23 7.7 7.7 7.8 8.0 8.3 48 mhz 5.13 5.16 5.23 5.32 5.49 5.8 5.8 6.0 6.1 6.5 32 mhz 3.46 3.48 3.55 3.64 3.8 3.9 4.0 4.1 4.2 4.6 24 mhz 2.63 2.64 2.71 2.79 2.96 3.0 3.0 3.1 3.3 3.6 16 mhz 1.8 1.81 1.87 1.96 2.12 2.0 2.1 2.2 2.3 2.7 i dd (lprun) supply current in low-power run mode f hclk = f msi all peripherals disable 2 mhz 211 230 280 355 506 273.8 301.1 360.4 502.7 815.9 a 1 mhz 117 134 179 254 404 154.7 184.6 249.6 398.4 712.4 400 khz 58.5 70.4 116 189 338 80.2 111.5 179.7 330.8 643.4 100 khz 30 41.1 85.2 159 308 46.5 76.6 147.1 299.1 611.2 1. guaranteed by characterization re sults, unless otherwise specified.
STM32L443CC stm32l443rc stm32l443vc electrical characteristics docid028739 rev 2 93/207 table 25. current consumption in run and low-power run modes, code with data processing running from flash, art disable symbol parameter conditions typ max (1) unit - voltage scaling f hclk 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c i dd (run) supply current in run mode f hclk = f hse up to 48mhz included, bypass mode pll on above 48 mhz all peripherals disable range 2 26 mhz 2.66 2.68 2.73 2.81 2.96 3.0 3.1 3.2 3.3 3.6 ma 16 mhz 1.88 1.9 1.94 2.02 2.17 2.1 2.2 2.3 2.4 2.7 8 mhz 1.05 1.06 1.11 1.18 1.33 1.2 1.2 1.3 1.4 1.7 4 mhz 0.6 0.62 0.66 0.73 0.87 0.7 0.7 0.8 0.9 1.2 2 mhz 0.36 0.37 0.34 0.48 0.62 0.4 0.4 0.5 0.6 0.9 1 mhz 0.23 0.25 0.25 0.36 0.5 0.3 0.3 0.4 0.5 0.8 100 khz 0.12 0.14 0.17 0.25 0.39 0.1 0.2 0.2 0.4 0.7 range 1 80 mhz 8.56 8.61 8.69 8.79 8.97 9.6 9.7 9.8 10.0 10.3 72 mhz 7.74 7.79 7.86 7.96 8.14 8.7 8.7 8.8 9.0 9.4 64 mhz 7.63 7.68 7.75 7.85 8.04 8.6 8.6 8.7 8.9 9.3 48 mhz 6.36 6.4 6.48 6.58 6.76 7.2 7.3 7.4 7.6 7.9 32 mhz 4.56 4.6 4.66 4.76 4.93 5.2 5.2 5.3 5.5 5.8 24 mhz 3.45 3.48 3.54 3.64 3.8 3.9 4.0 4.1 4.2 4.6 16 mhz 2.48 2.51 2.56 2.65 2.82 2.8 2.9 3.0 3.1 3.5 i dd (lprun) supply current in low-power run f hclk = f msi all peripherals disable 2 mhz 310 317 364 440 593 375.3 400.9 456.7 595.3 909.6 a 1 mhz 157 173 226 296 448 204.8 234.2 298.2 445.8 758.9 400 khz 72.6 89 130 206 356 99.7 131.2 199.7 349.3 663.7 100 khz 32.3 46 89.7 164 314 52.4 82.1 153.3 301.2 616.9 1. guaranteed by characterization re sults, unless otherwise specified.
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 94/207 docid028739 rev 2 table 26. current consumption in run and low-power run modes, code with data processing running from sram1 symbol parameter conditions typ max (1) unit - voltage scaling f hclk 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c i dd (run) supply current in run mode f hclk = f hse up to 48mhz included, bypass mode pll on above 48 mhz all peripherals disable range 2 26 mhz 2.42 2.43 2.49 2.56 2.71 2.7 2.7 2.8 3.0 3.3 ma 16 mhz 1.54 1.55 1.6 1.67 1.82 1.7 1.7 1.8 2.0 2.3 8 mhz 0.82 0.84 0.88 0.95 1.1 0.9 1.0 1.0 1.2 1.5 4 mhz 0.47 0.48 0.52 0.59 0.73 0.5 0.6 0.6 0.8 1.1 2 mhz 0.29 0.3 0.34 0.41 0.55 0.3 0.4 0.4 0.6 0.9 1 mhz 0.2 0.21 0.25 0.32 0.46 0.2 0.3 0.3 0.5 0.8 100 khz 0.12 0.13 0.17 0.24 0.38 0.1 0.2 0.2 0.4 0.7 range 1 80 mhz 8.63 8.68 8.74 8.84 9.01 9.5 9.6 9.7 9.9 10.2 72 mhz 7.79 7.83 7.9 7.99 8.17 8.6 8.6 8.8 8.9 9.3 64 mhz 6.95 6.99 7.05 7.15 7.32 7.7 7.7 7.9 8.0 8.4 48 mhz 5.19 5.22 5.29 5.38 5.55 5.8 5.8 5.9 6.1 6.5 32 mhz 3.51 3.53 3.6 3.68 3.85 3.9 4.0 4.1 4.2 4.6 24 mhz 2.66 2.68 2.74 2.83 2.99 3.0 3.0 3.1 3.3 3.6 16 mhz 1.82 1.84 1.89 1.98 2.14 2.0 2.1 2.2 2.3 2.7 i dd (lprun) supply current in low-power run mode f hclk = f msi all peripherals disable flash in power-down 2 mhz 205 228 275 352 501 276.5 302.3 358.4 502.5 816.4 a 1 mhz 111 126 175 248 397 151.3 180.9 245.3 390.7 703.4 400 khz 49.2 62.7 108 181 330 73.3 104.0 170.8 321.0 632.4 100 khz 21.5 33.3 76.6 151 299 36.4 67.7 137.2 287.8 600.8 1. guaranteed by characterization re sults, unless otherwise specified.
docid028739 rev 2 95/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 table 27. typical current consumption in run and low-power run modes, with different codes running from flash, art enable (cache on prefetch off) symbol parameter conditions typ unit typ unit - voltage scaling code 25 c 25 c i dd (run) supply current in run mode f hclk = f hse up to 48 mhz included, bypass mode pll on above 48 mhz all peripherals disable range 2 f hclk = 26 mhz reduced code (1) 2.37 ma 91 a/mhz coremark 2.69 103 dhrystone 2.1 2.74 105 fibonacci 2.58 99 while(1) 2.30 88 range 1 f hclk = 80 mhz reduced code (1) 8.53 ma 107 a/mhz coremark 9.68 121 dhrystone 2.1 9.76 122 fibonacci 9.27 116 while(1) 8.20 103 i dd (lprun) supply current in low-power run f hclk = f msi = 2 mhz all peripherals disable reduced code (1) 211 a 106 a/mhz coremark 251 126 dhrystone 2.1 269 135 fibonacci 230 115 while(1) 286 143 1. reduced code used for characterization results provided in table 24 , table 25 , table 26 .
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 96/207 docid028739 rev 2 table 28. typical current consumption in run and low-power run modes, with different codes running from flash, art disable symbol parameter conditions typ unit typ unit - voltage scaling code 25 c 25 c i dd (run) supply current in run mode f hclk = f hse up to 48 mhz included, bypass mode pll on above 48 mhz all peripherals disable range 2 f hclk = 26 mhz reduced code (1) 2.66 ma 102 a/mhz coremark 2.44 94 dhrystone 2.1 2.46 95 fibonacci 2.27 87 while(1) 2.20 84.6 range 1 f hclk = 80 mhz reduced code (1) 8.56 ma 107 a/mhz coremark 8.00 100 dhrystone 2.1 7.98 100 fibonacci 7.41 93 while(1) 7.83 98 i dd (lprun) supply current in low-power run f hclk = f msi = 2 mhz all peripherals disable reduced code (1) 310 a 155 a/mhz coremark 342 171 dhrystone 2.1 324 162 fibonacci 324 162 while(1) 384 192 1. reduced code used for characterization results provided in table 24 , table 25 , table 26 . table 29. typical current consumption in run and low-power run modes, with different codes running from sram1 symbol parameter conditions typ unit typ unit - voltage scaling code 25 c 25 c i dd (run) supply current in run mode f hclk = f hse up to 48 mhz included, bypass mode pll on above 48 mhz all peripherals disable range 2 f hclk = 26 mhz reduced code (1) 2.42 ma 93 a/mhz coremark 2.18 84 dhrystone 2.1 2.40 92 fibonacci 2.40 92 while(1) 2.29 88 range 1 f hclk = 80 mhz reduced code (1) 8.63 ma 108 a/mhz coremark 7.76 97 dhrystone 2.1 8.55 107 fibonacci 8.56 107 while(1) 8.12 102 i dd (lprun) supply current in low-power run f hclk = f msi = 2 mhz all peripherals disable reduced code (1) 205 a 103 a/mhz coremark 188 94 dhrystone 2.1 222 111 fibonacci 204 102 while(1) 211 106 1. reduced code used for characterization results provided in table 24 , table 25 , table 26 .
STM32L443CC stm32l443rc stm32l443vc electrical characteristics docid028739 rev 2 97/207 table 30. current consumption in sleep and low-power sleep modes, flash on symbol parameter conditions typ max (1) unit - voltage scaling f hclk 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c i dd (sleep) supply current in sleep mode, f hclk = f hse up to 48 mhz included, bypass mode pll on above 48 mhz all peripherals disable range 2 26 mhz 0.68 0.69 0.74 0.81 0.95 0.8 0.8 0.9 1.0 1.3 ma 16 mhz 0.46 0.48 0.52 0.59 0.73 0.5 0.6 0.6 0.8 1.1 8 mhz 0.29 0.30 0.34 0.41 0.55 0.3 0.4 0.4 0.6 0.9 4 mhz 0.20 0.21 0.25 0.32 0.46 0.2 0.3 0.3 0.5 0.8 2 mhz 0.16 0.17 0.21 0.28 0.42 0.2 0.2 0.3 0.4 0.7 1 mhz 0.13 0.15 0.19 0.26 0.40 0.1 0.2 0.3 0.4 0.7 100 khz 0.11 0.13 0.17 0.24 0.38 0.1 0.2 0.2 0.4 0.7 range 1 80 mhz 2.23 2.25 2.30 2.38 2.54 2.5 2.5 2.6 2.8 3.1 72 mhz 2.02 2.04 2.10 2.18 2.34 2.2 2.3 2.4 2.5 2.9 64 mhz 1.82 1.84 1.89 1.98 2.14 2.0 2.1 2.1 2.3 2.6 48 mhz 1.34 1.36 1.42 1.50 1.66 1.5 1.6 1.7 1.8 2.2 32 mhz 0.93 0.95 1.01 1.09 1.25 1.1 1.1 1.2 1.4 1.7 24 mhz 0.73 0.75 0.80 0.88 1.04 0.8 0.9 1.0 1.1 1.4 16 mhz 0.53 0.55 0.60 0.68 0.84 0.6 0.6 0.7 0.9 1.2 i dd (lpsleep) supply current in low-power sleep mode f hclk = f msi all peripherals disable 2 mhz 71.8 80.7 125 200 350 91.1 122.7 191.3 341.5 653.5 a 1 mhz 45.0 57.3 101 176 325 63.2 95.4 165.4 316.5 628.7 400 khz 27.0 40.7 84.6 158 308 43.9 75.8 147.2 297.6 609.2 100 khz 22.8 30.9 63.3 113.2 20 7.7 35.2 67.9 140.9 290.8 602.4 1. guaranteed by characterization re sults, unless otherwise specified.
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 98/207 docid028739 rev 2 table 31. current consumption in low-pow er sleep modes, flash in power-down symbol parameter conditions typ max (1) unit - voltage scaling f hclk 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c i dd (lpsleep ) supply current in low-power sleep mode f hclk = f msi all peripherals disable 2 mhz 58.7 70.7 103.2 153.7 248.5 80 113 180 330 641 a 1 mhz 39.4 47.2 79.3 129.6 224.8 53 86 154 304 616 400 khz 20.8 30.8 62.1 112.5 207.8 35 67 137 286 597 100 khz 14.3 23.1 55.1 105.7 201.5 27 58 130 279 590 1. guaranteed by characterization re sults, unless otherwise specified. table 32. current consumption in stop 2 mode symbol parameter conditions typ max (1) unit -v dd 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c i dd (stop 2) supply current in stop 2 mode, rtc disabled lcd disabled 1.8 v 1 2.54 8.74 19.8 43.4 2.0 5.6 21.1 50.8 116.0 a 2.4 v 1.02 2.59 8.89 20.2 44.3 2.1 5.8 21.6 52.3 119.6 3 v 1.06 2.67 9.11 20.7 45.5 2.1 5.9 22.2 53.7 123.2 3.6 v 1.23 2.88 9.56 21.6 47.3 2.3 6.1 23.0 55.8 127.9 lcd enabled (2) clocked by lsi 1.8 v 1.31 2.87 9.03 20 43.1 2.6 6.3 21.9 51.8 117.5 2.4 v 1.36 2.96 9.22 20.4 44.1 2.8 6.5 22.5 53.3 121.1 3 v 1.45 3.08 9.24 20.4 45.5 2.9 6.8 23.2 54.9 124.8 3.6 v 1.69 3.4 10.1 22.1 47.9 3.1 7.1 24.2 57.1 129.6
STM32L443CC stm32l443rc stm32l443vc electrical characteristics docid028739 rev 2 99/207 i dd (stop 2 with rtc) supply current in stop 2 mode, rtc enabled rtc clocked by lsi, lcd disabled 1.8 v 1.3 2.82 9.02 20.1 43.6 2.5 6.2 21.6 51.3 116.3 a 2.4 v 1.39 2.95 9.24 20.5 44.6 2.8 6.4 22.3 52.8 120.0 3 v 1.5 3.11 9.55 21.1 45.8 3.0 6.8 23.0 54.5 123.8 3.6 v 1.76 3.42 10.1 22.1 47.8 3.3 7.2 24.1 56.7 128.7 rtc clocked by lsi, lcd enabled (2) 1.8 v 1.41 2.96 9.13 20.1 43.3 2.8 6.4 22.1 52.0 117.6 2.4 v 1.49 3.08 9.35 20.5 44.2 3.0 6.7 22.8 53.5 121.2 3 v 1.61 3.25 9.41 20.5 45.6 3.2 7.1 23.5 55.2 125.1 3.6 v 1.91 3.63 10.3 22.3 48.1 3.5 7.5 24.6 57.5 130.0 (3) rtc clocked by lse bypassed at 32768hz,lcd disabled 1.8 v 1.36 2.9 9.1 20.1 43.7 - - - - - 2.4 v 1.48 3.09 9.44 20.8 45 - - - - - 3 v 1.83 3.67 10.4 22.3 47.3 - - - - - 3.6 v 3.58 6.17 13.9 26.6 53 - - - - - rtc clocked by lse quartz (4) in low drive mode, lcd disabled 1.8 v 1.28 2.81 9.13 20.8 - - - - - - 2.4 v 1.39 2.93 9.34 21.3 - - - - - - 3 v 1.59 3.1 9.64 21.8 - - - - - - 3.6 v 1.86 3.45 10.2 22.8 - - - - - - i dd (wakeup from stop2) supply current during wakeup from stop 2 mode wakeup clock is msi = 48 mhz, voltage range 1. see (5) . 3 v1.85--------- ma wakeup clock is msi = 4 mhz, voltage range 2. see (5) . 3 v1.52--------- wakeup clock is hsi16 = 16 mhz, voltage range 1. see (5) . 3 v1.54--------- table 32. current consumption in stop 2 mode (continued) symbol parameter conditions typ max (1) unit -v dd 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 100/207 docid028739 rev 2 1. guaranteed by characterization re sults, unless otherwise specified. 2. lcd enabled with external voltage source. consumption from vlcd excluded. refer to lcd cont roller characteristics for i vlcd. 3. guaranteed by test in production. 4. based on characterization done with a 32.768 khz crystal (mc306- g-06q-32.768, manufacturer jfvny) with two 6.8 pf loading cap acitors. 5. wakeup with code execution from flash. average va lue given for a typical wak eup time as specified in table 39: low-power mode wakeup timings .
STM32L443CC stm32l443rc stm32l443vc electrical characteristics docid028739 rev 2 101/207 table 33. current consumption in stop 1 mode symbol parameter conditions typ max (1) unit --v dd 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c i dd (stop 1) supply current in stop 1 mode, rtc disabled - lcd disabled 1.8 v 4.34 12.4 43.6 96.4 2 04 9.3 27.4 98.9 198.7 397.5 a 2.4 v 4.35 12.5 43.8 97 205 9.4 27.6 99.5 199.0 398.0 3 v 4.41 12.6 44.1 97.7 207 9.5 27.8 100.3 200.4 400.8 3.6 v 4.56 12.9 44.8 98.9 210 9.7 28.3 101.7 202.1 404.2 - lcd enabled (2) clocked by lsi 1.8 v 4.68 12.7 43.9 96.7 2 04 9.1 27.2 99.1 198.9 397.7 2.4 v 4.7 12.8 44.2 97.3 205 9.7 27.7 99.9 199.5 399.0 3 v 4.88 12.6 44.5 98 206 10.2 28.4 101.0 200.9 401.8 3.6 v 5.1 13.4 45.3 99.6 270 10.6 29.2 102.7 203.2 406.4 i dd (stop 1 with rtc) supply current in stop 1 mode, rtc enabled rtc clocked by lsi lcd disabled 1.8 v 4.63 12.7 43.9 96.8 2 05 9.9 28.0 99.5 198.9 397.8 a 2.4 v 4.78 12.8 44.2 97.4 206 10.1 28.3 100.3 199.5 399.0 3 v 4.93 13 44.6 98.1 207 10.4 28.7 101.2 200.9 401.9 3.6 v 5.05 13.4 45.3 99.5 210 10.8 29.4 102.8 202.5 405.0 lcd enabled (2) 1.8 v 4.82 12.9 44 96.8 204 10.2 28.4 99.9 199.6 399.1 2.4 v 4.93 13 44.3 97.4 205 10.4 28.7 100.7 200.3 400.6 3 v 5.05 12.7 44.7 98.1 206 10.7 29.2 101.7 201.8 403.6 3.6 v 5.31 13.7 45.6 99.9 210 11.1 29.8 103.4 202.9 405.8 rtc clocked by lse bypassed at 32768 hz lcd disabled 1.8 v 4.7 12.8 44 96.9 205 - - - - - 2.4 v 4.95 13 44.4 97.6 206 - - - - - 3 v 5.33 13.6 45.4 99.1 209 - - - - - 3.6 v 6.91 16.1 48.8 103 216 - - - - - rtc clocked by lse quartz (3) in low drive mode lcd disabled 1.8 v 4.76 12.3 43.7 99.1 - - - - - - 2.4 v 4.95 12.4 43.8 99.3 - - - - - - 3 v 5.1 12.6 44.1 99.6 - - - - - - 3.6 v 5.65 13 44.8 101 - - - - - -
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 102/207 docid028739 rev 2 i dd (wakeup from stop1) supply current during wakeup from stop 1 wakeup clock msi = 48 mhz, voltage range 1. see (4) . 3 v1.14-- - - --- - - ma wakeup clock msi = 4 mhz, voltage range 2. see (4) . 3 v1.22-- - - --- - - wakeup clock hsi16 = 16 mhz, voltage range 1. see (4) . 3 v1.20-- - - --- - - 1. guaranteed by characterization re sults, unless otherwise specified. 2. lcd enabled with external voltage source. consumption from vlcd excluded. refer to lcd cont roller characteristics for i vlcd. 3. based on characterization done with a 32.768 khz crystal (mc306- g-06q-32.768, manufacturer jfvny) with two 6.8 pf loading cap acitors. 4. wakeup with code execution from flash. average va lue given for a typical wak eup time as specified in table 39: low-power mode wakeup timings . table 33. current consumption in stop 1 mode (continued) symbol parameter conditions typ max (1) unit --v dd 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c
STM32L443CC stm32l443rc stm32l443vc electrical characteristics docid028739 rev 2 103/207 table 34. current consumption in stop 0 symbol parameter conditions typ max (1) 1. guaranteed by characterization re sults, unless otherwise specified. unit v dd 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c i dd (stop 0) supply current in stop 0 mode, rtc disabled 1.8 v 108 119 158 221 347 133 158 244 395 704 a 2.4 v 110 121 160 223 349 136 161 248 399 710 3 v 111 123 161 224 352 139 164 251 403 716 3.6 v 114 125 163 227 355 142 167 254 408 722 (2) 2. guaranteed by test in production.
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 104/207 docid028739 rev 2 table 35. current consumption in standby mode symbol parameter conditions typ max (1) unit -v dd 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c i dd (standby) supply current in standby mode (backup registers retained), rtc disabled no independent watchdog 1.8 v 27.7 144 758 2 072 5 425 119 425 2866 7524 20510 na 2.4 v 50.9 187 892 2 408 6 247 183 564 3383 8778 23768 3 v 90.2 253 1 090 2 884 7 409 225 681 3912 10071 26976 3.6 v 253 459 1 474 3 575 8 836 292 877 4638 11659 30758 with independent watchdog 1.8 v 216 - - - - - - - - - 2.4 v 342 - - - - - - - - - 3 v 416 - - - - - - - - - 3.6 v 551 - - - - - - - - - i dd (standby with rtc) supply current in standby mode (backup registers retained), rtc enabled rtc clocked by lsi, no independent watchdog 1.8 v 287 407 989 2 230 5 396 585 944 3344 7866 20504 na 2.4 v 386 526 1 201 2 638 6 274 811 1230 4007 9246 23824 3 v 513 679 1 478 3 167 7 414 1022 1521 4683 10671 27124 3.6 v 771 978 1 963 3 992 9 039 1284 1924 5577 12383 30954 (2) rtc clocked by lsi, with independent watchdog 1.8 v 342 - - - - - - - - - 2.4 v 521 - - - - - - - - - 3 v 655 - - - - - - - - - 3.6 v 865 - - - - - - - - - rtc clocked by lse bypassed at 32768hz 1.8 v 142 126 865 2 220 5 650 - - - - - na 2.4 v 249 219 1 090 2 660 6 600 - - - - - 3 v 404 364 1 410 3 260 7 850 - - - - - 3.6 v 742 670 2 000 4 230 9 700 - - - - - rtc clocked by lse quartz (3) in low drive mode 1.8 v 281 423 1 046 2 410 5 700 - - - - - 2.4 v 388 548 1 268 2 847 6 564 - - - - - 3 v 535 715 1 565 3 420 7 694 - - - - - 3.6 v 836 1 048 2 081 4 311 9 338 - - - - -
STM32L443CC stm32l443rc stm32l443vc electrical characteristics docid028739 rev 2 105/207 i dd (sram2) (4) supply current to be added in standby mode when sram2 is retained - 1.8 v 173 349 1 009 2 158 4 542 249 527 1604 3402 6908 na 2.4 v 174 345 1 015 2 163 4 535 271 589 1623 3438 6924 3 v 178 350 1 019 2 148 4 419 277 594 1628 3467 6935 3.6 v 184 352 1 033 2 208 4 610 293 611 1631 3480 6948 i dd (wakeup from standby) supply current during wakeup from standby mode wakeup clock is msi = 4 mhz. see (5) . 3 v1.23---------ma 1. guaranteed by characterization re sults, unless otherwise specified. 2. guaranteed by test in production. 3. based on characterization done with a 32.768 khz crystal (mc306- g-06q-32.768, manufacturer jfvny) with two 6.8 pf loading cap acitors. 4. the supply current in standby with sram2 mode is: i dd (standby) + i dd (sram2). the supply current in standby with rtc with sram2 mode is: i dd (standby + rtc) + i dd (sram2). 5. wakeup with code execution from flash. average val ue given for a typical wak eup time as specified in table 39: low-power mode wakeup timings . table 35. current consumption in standby mode (continued) symbol parameter conditions typ max (1) unit -v dd 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c table 36. current consumption in shutdown mode symbol parameter conditions typ max (1) unit -v dd 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c i dd (shutdown) supply current in shutdown mode (backup registers retained) rtc disabled - 1.8 v 7.82 190 386 1 286 3 854 25.0 255 1721 5052 15543 na 2.4 v 23 229 485 1 517 4 431 34.9 270 2085 5878 17639 3 v 44.3 290 634 1 878 5 310 70.1 345 2454 6755 19984 3.6 v 212 397 977 2 516 6 656 119.1 496 2992 7939 22860
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 106/207 docid028739 rev 2 i dd (shutdown with rtc) supply current in shutdown mode (backup registers retained) rtc enabled rtc clocked by lse bypassed at 32768 hz 1.8 v 63 133 522 1 490 4 270 - - - - - na 2.4 v 165 253 710 1 830 4 980 - - - - - 3 v 316 423 990 2 340 6 050 - - - - - 3.6 v 649 787 1 530 3 220 7 710 - - - - - rtc clocked by lse quartz (2) in low drive mode 1.8 v 203 293 700 1 675 - - - - - - 2.4 v 303 411 880 2 001 - - - - - - 3 v 448 567 1 136 2 479 - - - - - - 3.6 v 744 887 1 609 3 256 - - - - - - i dd (wakeup from shutdown) supply current during wakeup from shutdown mode wakeup clock is msi = 4 mhz. see (3) . 3 v 0.780 - - - - - - - - - ma 1. guaranteed by characterization re sults, unless otherwise specified. 2. based on characterization done with a 32.768 khz crystal (mc306- g-06q-32.768, manufacturer jfvny) with two 6.8 pf loading cap acitors. 3. wakeup with code execution from flash. average va lue given for a typical wak eup time as specified in table 39: low-power mode wakeup timings . table 36. current consumption in shutdown mode (continued) symbol parameter conditions typ max (1) unit -v dd 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c
STM32L443CC stm32l443rc stm32l443vc electrical characteristics docid028739 rev 2 107/207 table 37. current consumption in vbat mode symbol parameter conditions typ max (1) unit -v bat 25 c 55 c 85 c 105 c 125 c 25 c 55 c 85 c 105 c 125 c i dd (vbat) backup domain supply current rtc disabled 1.8 v 2 12 66 193 540 5 30 165 482 1350 na 2.4 v 1 12 73 217 600 6 30 182 542 1500 3 v 5 16 92 266 731 12.5 40 230 665 1928 3.6 v 6 30 161 459 1 269 15 75 402 1147 3173 rtc enabled and clocked by lse bypassed at 32768 hz 1.8 v 154 175 247 430 - - - - - - 2.4 v 228 246 335 542 - - - - - - 3 v 316 340 459 714 - - - - - - 3.6 v 419 462 684 1 140 - - - - - - rtc enabled and clocked by lse quartz (2) 1.8 v 256 297 385 558 823 - - - - - 2.4 v 345 381 477 673 906 - - - - - 3 v 455 495 603 836 1 085 - - - - - 3.6 v 591 642 824 1 207 1 733 - - - - - 1. guaranteed by characterization re sults, unless otherwise specified. 2. based on characterization done with a 32.768 khz crystal (mc306- g-06q-32.768, manufacturer jfvny) with two 6.8 pf loading cap acitors.
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 108/207 docid028739 rev 2 i/o system current consumption the current consumption of the i/o system has two components: static and dynamic. i/o static current consumption all the i/os used as inputs with pull-up ge n erate current consumpt ion when the pin is externally held low. the value of this current consumption can be simply computed by using the pull-up/pull-down resi stors values given in table 58: i/o static characteristics . for the output pins, any external pull-down or ext ernal load must also be considered to estimate the current consumption. additional i/o current consumption is due to i/os co nfigured as inputs if an intermediate voltage level is externally applie d. this current consumption is caused by the input schmitt trigger circuits used to discriminate the input va lue. unless this spec ific configuration is required by the application, this supply curr ent consumption can be avoided by configuring these i/os in analog mode. this is notably the case of adc input pins which should be configured as analog inputs. caution: an y floating input pin can also settle to an in termediate voltage level or switch inadvertently, as a result of external electromagnetic nois e. to avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. this can be done either by usin g pull-up/down resistors or by configuring the pins in output mode. i/o dynamic current consumption in addition to the internal peripheral current consumption measured previously (see table 38: peripheral current consumption ), the i/os used by an application also contribute to the current consumption. when an i/o pin switch es, it uses the current from the i/o supply voltage to supply the i/o pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: i sw v ddiox f sw c = where i sw is the current sunk by a switching i/ o to charge/discharge the capacitive load v ddiox is the i/o supply voltage f sw is the i/o switching frequency c is the total capacitance seen by the i/o pin: c = c int + c ext + c s c s is the pcb board capacitance including the pad pin. the test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.
docid028739 rev 2 109/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 on-chip peripheral current consumption the current consumption of the on -chip peripherals is given in table 38 . the mcu is placed under the following conditions: ? all i/o pins are in analog mode ? the given value is calculated by measuring the difference of the current consumptions: ? when the peripheral is clocked on ? when the peripheral is clocked off ? ambient operating temperature and supply voltage conditions summarized in table 17: voltage characteristics ? the power consumption of the digital part of the on-chip peripherals is given in table 38 . the power consumption of the analog part of the peripherals (where applicable) is indicated in each related section of the datasheet. table 38. peripheral current consumption peripheral range 1 range 2 low-power run and sleep unit ahb bus matrix (1) 3.2 2.9 3.1 a/mhz adc independent clock domain 0.4 0.1 0.2 adc clock domain 2.1 1.9 1.9 aes 1.7 1.5 1.6 crc 0.4 0.2 0.3 dma1 1.4 1.3 1.4 dma2 1.5 1.3 1.4 flash 6.2 5.2 5.8 gpioa (2) 1.7 1.4 1.6 gpiob (2) ) 1.6 1.3 1.6 gpioc (2) 1.7 1.5 1.6 gpiod (2) 1.8 1.6 1.7 gpioe (2) 1.7 1.6 1.6 gpioh (2) 0.6 0.6 0.5 qspi 7.0 5.8 7.3 rng independent clock domain 2.2 na na rng clock domain 0.5 na na sram1 0.8 0.9 0.7 sram2 1.0 0.8 0.8 tsc 1.6 1.3 1.3 all ahb peripherals 25.2 21.7 23.6 apb1 ahb to apb1 bridge (3) 0.9 0.7 0.9 can1 4.1 3.2 3.9
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 110/207 docid028739 rev 2 apb1 dac1 2.4 1.8 2.2 a/mhz rtca 1.7 1.1 2.1 crs 0.3 0.3 0.6 usb fs independent clock domain 2.9 na na usb fs clock domain 2.3 na na i2c1 independent clock domain 3.5 2.8 3.4 i2c1 clock domain 1.1 0.9 1.0 i2c2 independent clock domain 3.5 3.0 3.4 i2c2 clock domain 1.1 0.7 0.9 i2c3 independent clock domain 2.9 2.3 2.5 i2c3 clock domain 0.9 0.4 0.8 lcd 0.9 0.6 0.8 lpuart1 independent clock domain 1.9 1.6 1.8 lpuart1 clock domain 0.6 0.6 0.6 lptim1 independent clock domain 2.9 2.4 2.8 lptim1 clock domain 0.8 0.4 0.7 lptim2 independent clock domain 3.1 2.7 3.9 lptim2 clock domain 0.8 0.7 0.8 opamp 0.4 0.2 0.4 pwr 0.4 0.1 0.4 spi2 1.8 1.6 1.6 spi3 1.7 1.3 1.6 swpmi1 independent clock domain 1.9 1.6 1.9 swpmi1 clock domain 0.9 0.7 0.8 tim2 6.2 5.0 5.9 tim6 1.0 0.6 0.9 tim7 1.0 0.6 0.6 usart2 independent clock domain 4.1 3.6 3.8 usart2 clock domain 1.3 0.9 1.1 table 38. peripheral current consumption (continued) peripheral range 1 range 2 low-power run and sleep unit
docid028739 rev 2 111/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6.3.6 wakeup time from low-po wer modes and voltage scaling transition times the wakeup times given in table 39 are the latency between the event and the execution of the first user instruction. the device goes in low-power mode after the wfe (wait for event) instruction. apb1 usart3 independent clock domain 4.3 3.5 4.2 a/mhz usart3 clock domain 1.5 1.1 1.3 wwdg 0.5 0.5 0.5 all apb1 on 51.5 35.5 48.6 apb2 ahb to apb2 (4) 1.0 0.9 0.9 fw 0.2 0.2 0.2 sai1 independent clock domain 2.3 1.8 1.9 sai1 clock domain 2.1 1.8 2.0 sdmmc1 independent clock domain 4.7 3.9 3.9 sdmmc1 clock domain 2.5 1.9 1.9 spi1 1.8 1.6 1.7 syscfg/vrefbuf/comp 0.6 0.5 0.6 tim1 8.1 6.5 7.6 tim15 3.7 3.0 3.4 tim16 2.7 2.1 2.6 usart1 independent clock domain 4.8 4.2 4.6 usart1 clock domain 1.5 1.3 1.7 all apb2 on 24.2 19.9 22.6 all 100.9 77.1 94.8 1. the busmatrix is automatica lly active when at least one master is on (cpu, dma). 2. the gpiox (x= a?h) dynamic current cons umption is approximately divided by a fact or two versus this table values when the gpio port is locked thanks to lckk and lcky bits in the gpio x_lckr register. in order to save the full gpiox current consumption, the gpiox clock should be disabled in the rcc when all port i/os ar e used in alternate function or analog mode (clock is only required to read or write into gp io registers, and is not used in af or analog modes). 3. the ahb to apb1 bridge is automatically active when at least one peripheral is on on the apb1. 4. the ahb to apb2 bridge is automatically active when at least one peripheral is on on the apb2. table 38. peripheral current consumption (continued) peripheral range 1 range 2 low-power run and sleep unit
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 112/207 docid028739 rev 2 table 39. low-power mode wakeup timings (1) symbol parameter conditions typ max unit t wusleep wakeup time from sleep mode to run mode -66 nb of cpu cycles t wulpsleep wakeup time from low- power sleep mode to low- power run mode wakeup in flash with flash in power-down during low-power sleep mode (sleep_pd=1 in flash_acr) and with clock msi = 2 mhz 68.3 t wustop0 wake up time from stop 0 mode to run mode in flash range 1 wakeup clock msi = 48 mhz 3.8 5.7 s wakeup clock hsi16 = 16 mhz 4.1 6.9 range 2 wakeup clock msi = 24 mhz 4.07 6.2 wakeup clock hsi16 = 16 mhz 4.1 6.8 wakeup clock msi = 4 mhz 8.45 11.8 wake up time from stop 0 mode to run mode in sram1 range 1 wakeup clock msi = 48 mhz 1.5 2.9 wakeup clock hsi16 = 16 mhz 2.4 2.76 range 2 wakeup clock msi = 24 mhz 2.4 3.48 wakeup clock hsi16 = 16 mhz 2.4 2.76 wakeup clock msi = 4 mhz 8.16 10.94 t wustop1 wake up time from stop 1 mode to run in flash range 1 wakeup clock msi = 48 mhz 6.34 7.86 s wakeup clock hsi16 = 16 mhz 6.84 8.23 range 2 wakeup clock msi = 24 mhz 6.74 8.1 wakeup clock hsi16 = 16 mhz 6.89 8.21 wakeup clock msi = 4 mhz 10.47 12.1 wake up time from stop 1 mode to run mode in sram1 range 1 wakeup clock msi = 48 mhz 4.7 5.97 wakeup clock hsi16 = 16 mhz 5.9 6.92 range 2 wakeup clock msi = 24 mhz 5.4 6.51 wakeup clock hsi16 = 16 mhz 5.9 6.92 wakeup clock msi = 4 mhz 11.1 12.2 wake up time from stop 1 mode to low-power run mode in flash regulator in low-power mode (lpr=1 in pwr_cr1) wakeup clock msi = 2 mhz 16.4 17.73 wake up time from stop 1 mode to low-power run mode in sram1 17.3 18.82
docid028739 rev 2 113/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 t wustop2 wake up time from stop 2 mode to run mode in flash range 1 wakeup clock msi = 48 mhz 8.02 9.24 s wakeup clock hsi16 = 16 mhz 7.66 8.95 range 2 wakeup clock msi = 24 mhz 8.5 9.54 wakeup clock hsi16 = 16 mhz 7.75 8.95 wakeup clock msi = 4 mhz 12.06 13.16 wake up time from stop 2 mode to run mode in sram1 range 1 wakeup clock msi = 48 mhz 5.45 6.79 wakeup clock hsi16 = 16 mhz 6.9 7.98 range 2 wakeup clock msi = 24 mhz 6.3 7.36 wakeup clock hsi16 = 16 mhz 6.9 7.9 wakeup clock msi = 4 mhz 13.1 13.31 t wustby wakeup time from standby mode to run mode range 1 wakeup clock msi = 8 mhz 12.2 18.35 s wakeup clock msi = 4 mhz 19.14 25.8 t wustby sram2 wakeup time from standby with sram2 to run mode range 1 wakeup clock msi = 8 mhz 12.1 18.3 s wakeup clock msi = 4 mhz 19.2 25.87 t wushdn wakeup time from shutdown mode to run mode range 1 wakeup clock msi = 4 mhz 261.5 315.7 s 1. guaranteed by characterization results. table 39. low-power mode wakeup timings (1) (continued) symbol parameter conditions typ max unit table 40. regulator modes transition times (1) symbol parameter conditions typ max unit t wulprun wakeup time from low-power run mode to run mode (2) code run with msi 2 mhz 5 7 s t vost regulator transition time from range 2 to range 1 or range 1 to range 2 (3) code run with msi 24 mhz 20 40 1. guaranteed by characterization results. 2. time until reglpf flag is cleared in pwr_sr2. 3. time until vosf flag is cleared in pwr_sr2. table 41. wakeup time using usart/lpuart (1) symbol parameter conditions typ max unit t wuusart t wulpuart wakeup time needed to calculate the maximum usart/lpuart baudrate allowing to wakeup up from stop mode when usart/lpuart clock source is hsi stop mode 0 - 1.7 s stop mode 1/2 - 8.5 1. guaranteed by design.
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 114/207 docid028739 rev 2 6.3.7 external clock source characteristics high-speed external user clock generated from an external source in bypass mode the hse oscillator is switched off and the input pin is a standard gpio. the external clock signal has to respect the i/o characteristics in section 6.3.14 . however, the recommended clock inpu t waveform is shown in figure 19: high-speed external clock source ac timing diagram . figure 19. high-speed external clock source ac timing diagram table 42. high-speed external user clock characteristics (1) symbol parameter conditions min typ max unit f hse_ext user external clock source frequency voltage scaling range 1 -848 mhz voltage scaling range 2 -826 v hseh osc_in input pin high level voltage - 0.7 v ddiox -v ddiox v v hsel osc_in input pin low level voltage - v ss - 0.3 v ddiox t w(hseh) t w(hsel) osc_in high or low time voltage scaling range 1 7- - ns voltage scaling range 2 18 - - 1. guaranteed by design. 069 9 +6(+ w i +6(   7 +6( w w u +6( 9 +6(/ w z +6(+ w z +6(/
docid028739 rev 2 115/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 low-speed external user clock generated from an external source in bypass mode the lse oscillator is switch ed off and the input pin is a standard gpio. the external clock signal has to respect the i/o characteristics in section 6.3.14 . however, the recommended clock inpu t waveform is shown in figure 20 . figure 20. low-speed external clock source ac timing diagram table 43. low-speed external user clock characteristics (1) symbol parameter conditions min typ max unit f lse_ext user external clock source frequency - - 32.768 1000 khz v lseh osc32_in input pin high level voltage - 0.7 v ddiox -v ddiox v v lsel osc32_in input pin low level voltage - v ss -0.3 v ddiox t w(lseh) t w(lsel) osc32_in high or low time - 250 - - ns 1. guaranteed by design. 069 9 /6(+ w i /6(   7 /6( w w u /6( 9 /6(/ w z /6(+ w z /6(/
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 116/207 docid028739 rev 2 high-speed external clock generated from a crystal/ceramic resonator the high-speed external (hse) clock can be supplied with a 4 to 48 mhz crystal/ceramic resonator oscillator. all the information given in this pa ragraph are bas ed on design simulation results obtained with typical external components specified in table 44 . in the application, the resonator and the load capacito rs have to be placed as close as possible to the oscillator pins in order to minimize outpu t distortion and startup stabilization time. refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, pack age, accuracy). for c l1 and c l2 , it is recommended to use high-quality external ceramic capacitors in the 5 pf to 20 pf range (typ.), designed for high-freque ncy applications, and selected to match the requirements of the crystal or resonator (see figure 21 ). c l1 and c l2 are usually the same size. the crystal manufacturer typically specifies a load capacitance which is the series combination of c l1 and c l2 . pcb and mcu pin capacitance must be included (10 pf can be used as a rough estimate of the comb ined pin and board capacitance) when sizing c l1 and c l2 . table 44. hse oscillator characteristics (1) 1. guaranteed by design. symbol parameter conditions (2) 2. resonator characteristics given by the crystal/ceramic resonator manufacturer. min typ max unit f osc_in oscillator frequency - 4 8 48 mhz r f feedback resistor - - 200 - k ? i dd(hse) hse current consumption during startup (3) 3. this consumption level occurs during the first 2/3 of the t su(hse) startup time --5.5 ma v dd = 3 v, rm = 30 ? , cl = 10 pf@8 mhz -0.44- v dd = 3 v, rm = 45 ? , cl = 10 pf@8 mhz -0.45- v dd = 3 v, rm = 30 ? , cl = 5 pf@48 mhz -0.68- v dd = 3 v, rm = 30 ? , cl = 10 pf@48 mhz -0.94- v dd = 3 v, rm = 30 ? , cl = 20 pf@48 mhz -1.77- g m maximum critical crystal transconductance startup - - 1.5 ma/v t su(hse) (4) 4. t su(hse) is the startup time measured from the moment it is enabled (by software) to a stabilized 8 mhz oscillation is reached. this value is measured for a standard crystal resonat or and it can vary significantly with the crystal manufacturer startup time v dd is stabilized - 2 - ms
docid028739 rev 2 117/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 note: for information on selecting the crystal, refer to the application note an2867 ?oscillator design guide for st microcontrollers? available from the st website www.st.com . figure 21. typical application with an 8 mhz crystal 1. r ext value depends on the cr ystal characteristics. low-speed external clock generated from a crystal resonator the low-speed external (lse) clock can be supplied with a 32.768 khz crystal resonator oscillator. all the information gi ven in this paragraph are based on design simulation results obtained with typical external components specified in table 45 . in the application, the resonator and the load capa citors have to be placed as cl ose as possible to the oscillator pins in order to minimize output distortion a nd startup stabilization time . refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). 069  26&b,1 26&b287 5 ) %ldv frqwuroohg jdlq i +6( 5 (;7 0+] uhvrqdwru 5hvrqdwruzlwklqwhjudwhg fdsdflwruv & / & / table 45. lse oscillator characteristics (f lse = 32.768 khz) (1) symbol parameter conditions (2) min typ max unit i dd(lse) lse current consumption lsedrv[1:0] = 00 low drive capability -250- na lsedrv[1:0] = 01 medium low drive capability -315- lsedrv[1:0] = 10 medium high drive capability -500- lsedrv[1:0] = 11 high drive capability -630- gm critmax maximum critical crystal gm lsedrv[1:0] = 00 low drive capability --0.5 a/v lsedrv[1:0] = 01 medium low drive capability - - 0.75 lsedrv[1:0] = 10 medium high drive capability --1.7 lsedrv[1:0] = 11 high drive capability --2.7 t su(lse) (3) startup time v dd is stabilized - 2 - s
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 118/207 docid028739 rev 2 note: for information on selecting the crystal, refer to the application note an2867 ?oscillator design guide for st microcontrollers? available from the st website www.st.com . figure 22. typical applicati on with a 32.768 khz crystal note: an external resistor is not required between osc32_in and osc32_out and it is forbidden to add one. 1. guaranteed by design. 2. refer to the note and caution paragraphs below the table, and to the application note an2867 ?oscillator design guide for st microcontrollers?. 3. t su(lse) is the startup time measured from the moment it is en abled (by software) to a stabili zed 32.768 khz oscillation is reached. this value is measured for a standard crystal and it can vary significantly with the crystal manufacturer 069 26&b,1 26&b287 'ulyh surjudppdeoh dpsolilhu i /6( n+] uhvrqdwru 5hvrqdwruzlwklqwhjudwhg fdsdflwruv & / & /
docid028739 rev 2 119/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6.3.8 internal clock source characteristics the parameters given in table 46 are derived from tests performed under ambient temperature and supply voltage conditions summarized in table 20: general operating conditions . the provided curves are characterization results, not tested in production. high-speed internal (hsi16) rc oscillator table 46. hsi16 oscillator characteristics (1) symbol parameter conditions min typ max unit f hsi16 hsi16 frequency v dd =3.0 v, t a =30 c 15.88 - 16.08 mhz trim hsi16 user trimming step trimming code is not a multiple of 64 0.2 0.3 0.4 % trimming code is a multiple of 64 -4 -6 -8 ducy(hsi16) (2) duty cycle - 45 - 55 % ? te m p (hsi16) hsi16 oscillator frequency drift over temperature t a = 0 to 85 c -1 - 1 % t a = -40 to 125 c -2 - 1.5 % ? vdd (hsi16) hsi16 oscillator frequency drift over v dd v dd =1.62 v to 3.6 v -0.1 - 0.05 % t su (hsi16) (2) hsi16 oscillator start-up time --0.81.2 s t stab (hsi16) (2) hsi16 oscillator stabilization time --35 s i dd (hsi16) (2) hsi16 oscillator power consumption - - 155 190 a 1. guaranteed by characterization results. 2. guaranteed by design.
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 120/207 docid028739 rev 2 figure 23. hsi16 frequency versus temperature 06y9          0+] plq phdq pd[               ?&
docid028739 rev 2 121/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 multi-speed internal (msi) rc oscillator table 47. msi oscillator characteristics (1) symbol parameter conditions min typ max unit f msi msi frequency after factory calibration, done at v dd =3 v and t a =30 c msi mode range 0 98.7 100 101.3 khz range 1 197.4 200 202.6 range 2 394.8 400 405.2 range 3 789.6 800 810.4 range 4 0.987 1 1.013 mhz range 5 1.974 2 2.026 range 6 3.948 4 4.052 range 7 7.896 8 8.104 range 8 15.79 16 16.21 range 9 23.69 24 24.31 range 10 31.58 32 32.42 range 11 47.38 48 48.62 pll mode xtal= 32.768 khz range 0 - 98.304 - khz range 1 - 196.608 - range 2 - 393.216 - range 3 - 786.432 - range 4 - 1.016 - mhz range 5 - 1.999 - range 6 - 3.998 - range 7 - 7.995 - range 8 - 15.991 - range 9 - 23.986 - range 10 - 32.014 - range 11 - 48.005 - ? temp (msi) (2) msi oscillator frequency drift over temperature msi mode t a = -0 to 85 c -3.5 - 3 % t a = -40 to 125 c -8 - 6
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 122/207 docid028739 rev 2 ? vdd (msi) (2) msi oscillator frequency drift over v dd (reference is 3 v) msi mode range 0 to 3 v dd =1.62 v to 3.6 v -1.2 - 0.5 % v dd =2.4 v to 3.6 v -0.5 - range 4 to 7 v dd =1.62 v to 3.6 v -2.5 - 0.7 v dd =2.4 v to 3.6 v -0.8 - range 8 to 11 v dd =1.62 v to 3.6 v -5 - 1 v dd =2.4 v to 3.6 v -1.6 - ? f sampling (msi) (2)(6) frequency variation in sampling mode (3) msi mode t a = -40 to 85 c - 1 2 % t a = -40 to 125 c - 2 4 p_usb jitter(msi) (6) period jitter for usb clock (4) pll mode range 11 for next transition ---3.458 ns for paired transition ---3.916 mt_usb jitter(msi) (6) medium term jitter for usb clock (5) pll mode range 11 for next transition ---2 ns for paired transition ---1 cc jitter(msi) (6) rms cycle-to- cycle jitter pll mode range 11 - - 60 - ps p jitter(msi) (6) rms period jitter pll mode range 11 - - 50 - ps t su (msi) (6) msi oscillator start-up time range 0 - - 10 20 us range 1 - - 5 10 range 2 - - 4 8 range 3 - - 3 7 range 4 to 7 - - 3 6 range 8 to 11 - - 2.5 6 t stab (msi) (6) msi oscillator stabilization time pll mode range 11 10 % of final frequency - - 0.25 0.5 ms 5 % of final frequency --0.51.25 1 % of final frequency ---2.5 table 47. msi oscillator characteristics (1) (continued) symbol parameter conditions min typ max unit
docid028739 rev 2 123/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 i dd (msi) (6) msi oscillator power consumption msi and pll mode range 0 - - 0.6 1 a range 1 - - 0.8 1.2 range 2 - - 1.2 1.7 range 3 - - 1.9 2.5 range 4 - - 4.7 6 range 5 - - 6.5 9 range 6 - - 11 15 range 7 - - 18.5 25 range 8 - - 62 80 range 9 - - 85 110 range 10 - - 110 130 range 11 - - 155 190 1. guaranteed by characterization results. 2. this is a deviation for an individual part once the init ial frequency has been measured. 3. sampling mode means low-power run/low-power sleep modes with temper ature sensor disable. 4. average period of msi @48 mhz is compared to a real 48 mh z clock over 28 cycles. it includ es frequency tolerance + jitter of msi @48 mhz clock. 5. only accumulated jitter of msi @48 mhz is extracted over 28 cycles. for next transition: min. and max. jitter of 2 consecutive frame of 28 cycles of th e msi @48 mhz, for 1000 captures over 28 cycles. for paired transitions: min. and max. jitte r of 2 consecutive frame of 56 cycles of the msi @48 mhz, for 1000 captures over 56 cycles. 6. guaranteed by design. table 47. msi oscillator characteristics (1) (continued) symbol parameter conditions min typ max unit
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 124/207 docid028739 rev 2 figure 24. typical current consumption versus msi frequency high-speed internal 48 mhz (hsi48) rc oscillator table 48. hsi48 oscillator characteristics (1) symbol parameter conditions min typ max unit f hsi48 hsi48 frequency v dd =3.0v, t a =30c - 48 - mhz trim hsi48 user trimming step - - 0.11 (2) 0.18 (2) % user trim coverage hsi48 user trimming coverage 32 steps 3 (3) 3.5 (3) -% ducy(hsi48) duty cycle - 45 (2) -55 (2) % acc hsi48_rel accuracy of the hsi48 oscillator over temperature (factory calibrated) v dd = 3.0 v to 3.6 v, t a = ?15 to 85 c --3 (3) % v dd = 1.65 v to 3.6 v, t a = ?40 to 125 c --4.5 (3) d vdd (hsi48) hsi48 oscillator frequency drift with v dd v dd = 3 v to 3.6 v - 0.025 (3) 0.05 (3) % v dd = 1.65 v to 3.6 v - 0.05 (3) 0.1 (3) t su (hsi48) hsi48 oscillator start-up time - - 2.5 (2) 6 (2) s i dd (hsi48) hsi48 oscillator power consumption --340 (2) 380 (2) a
docid028739 rev 2 125/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 figure 25. hsi48 frequency versus temperature low-speed internal (lsi) rc oscillator n t jitter next transition jitter accumulated jitter on 28 cycles (4) --+/-0.15 (2) -ns p t jitter paired transition jitter accumulated jitter on 56 cycles (4) --+/-0.25 (2) -ns 1. v dd = 3 v, t a = ?40 to 125c unless otherwise specified. 2. guaranteed by design. 3. guaranteed by characterization results. 4. jitter measurement are performed without clock source activated in parallel. table 48. hsi48 oscillator characteristics (1) (continued) symbol parameter conditions min typ max unit 06y9                  $yj plq pd[ ?&  table 49. lsi oscillator characteristics (1) symbol parameter conditions min typ max unit f lsi lsi frequency v dd = 3.0 v, t a = 30 c 31.04 - 32.96 khz v dd = 1.62 to 3.6 v, ta = -40 to 125 c 29.5 - 34 t su (lsi) (2) lsi oscillator start- up time --80130 s t stab (lsi) (2) lsi oscillator stabilization time 5% of final frequency - 125 180 s i dd (lsi) (2) lsi oscillator power consumption --110180na 1. guaranteed by characterization results. 2. guaranteed by design.
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 126/207 docid028739 rev 2 6.3.9 pll characteristics the parameters given in table 50 are derived from tests performed under temperature and v dd supply voltage conditions summarized in table 20: general operating conditions . table 50. pll, pllsai1 characteristics (1) symbol parameter conditions min typ max unit f pll_in pll input clock (2) -4-16mhz pll input clock duty cycle - 45 - 55 % f pll_p_out pll multiplier output clock p voltage scaling range 1 3.0968 - 80 mhz voltage scaling range 2 3.0968 - 26 f pll_q_out pll multiplier output clock q voltage scaling range 1 12 - 80 mhz voltage scaling range 2 12 - 26 f pll_r_out pll multiplier output clock r voltage scaling range 1 12 - 80 mhz voltage scaling range 2 12 - 26 f vco_out pll vco output voltage scaling range 1 96 - 344 mhz voltage scaling range 2 96 - 128 t lock pll lock time - - 15 40 s jitter rms cycle-to-cycle jitter system clock 80 mhz -40- ps rms period jitter - 30 - i dd (pll) pll power consumption on v dd (1) vco freq = 96 mhz - 200 260 a vco freq = 192 mhz - 300 380 vco freq = 344 mhz - 520 650 1. guaranteed by design. 2. take care of using the appropriate division factor m to obtai n the specified pll input clock values. the m factor is shared between the 2 plls.
docid028739 rev 2 127/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6.3.10 flash memory characteristics table 51. flash memory characteristics (1) 1. guaranteed by design. symbol parameter conditions typ max unit t prog 64-bit programming time - 81.69 90.76 s t prog_row one row (32 double word) programming time normal programming 2.61 2.90 ms fast programming 1.91 2.12 t prog_page one page (2 kbyte) programming time normal programming 20.91 23.24 fast programming 15.29 16.98 t erase page (2 kb) erase time - 22.02 24.47 t prog_bank one bank (512 kbyte) programming time normal programming 5.35 5.95 s fast programming 3.91 4.35 t me mass erase time (one or two banks) - 22.13 24.59 ms i dd average consumption from v dd write mode 3.4 - ma erase mode 3.4 - maximum current (peak) write mode 7 (for 2 s) - erase mode 7 (for 41 s) - table 52. flash memory endurance and data retention symbol parameter conditions min (1) 1. guaranteed by characterization results. unit n end endurance t a = ?40 to +105 c 10 kcycles t ret data retention 1 kcycle (2) at t a = 85 c 2. cycling performed over the whole temperature range. 30 years 1 kcycle (2) at t a = 105 c 15 1 kcycle (2) at t a = 125 c 7 10 kcycles (2) at t a = 55 c 30 10 kcycles (2) at t a = 85 c 15 10 kcycles (2) at t a = 105 c 10
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 128/207 docid028739 rev 2 6.3.11 emc characteristics susceptibility tests are perf ormed on a sample basis duri ng device characterization. functional ems (electromagnetic susceptibility) while a simple application is executed on t he device (toggling 2 leds through i/o ports). the device is stressed by two electromagnetic events until a failure o ccurs. the failure is indicated by the leds: ? electrostatic discharge (esd) (positive and negative) is applied to all device pins until a functional disturbance occurs. this test is compliant with the iec 61000-4-2 standard. ? ftb : a burst of fast transient voltage (positive and negative) is applied to v dd and v ss through a 100 pf capacitor, until a func tional disturbance occurs. this test is compliant with the iec 61000-4-4 standard. a device reset allows normal operations to be resumed. the test results are given in table 53 . they are based on the ems levels and classes defined in application note an1709. designing hardened software to avoid noise problems emc characterization and optimization are per formed at component level with a typical application environment and simplified mcu soft ware. it should be noted that good emc performance is highly dependent on the user application and the software in particular. therefore it is recommended that the user applies emc software optimization and prequalification tests in re lation with the emc level requested for his application. software recommendations the software flowchart must include the m anagement of runaway conditions such as: ? corrupted program counter ? unexpected reset ? critical data corruption (control registers...) table 53. ems characteristics symbol parameter conditions level/ class v fesd voltage limits to be applied on any i/o pin to induce a functional disturbance v dd = 3.3 v, t a = +25 c, f hclk = 80 mhz, conforming to iec 61000-4-2 3b v eftb fast transient voltage burst limits to be applied through 100 pf on v dd and v ss pins to induce a functional disturbance v dd = 3.3 v, t a = +25 c, f hclk = 80 mhz, conforming to iec 61000-4-4 5a
docid028739 rev 2 129/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 prequalification trials most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forci ng a low state on the nrst pin or the oscillator pins for 1 second. to complete these trials, esd stress can be applie d directly on the device, over the range of specification values. when unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note an1015). electromagnetic interference (emi) the electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 leds through the i/o por ts). this emission test is compliant with iec 61967-2 standard which specifies the test board and the pin loading. 6.3.12 electrical sens itivity characteristics based on three different tests (esd, lu) using specific measurement methods, the device is stressed in order to determ ine its performance in terms of electrical sensitivity. electrostatic discharge (esd) electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combinati on. the sample size depends on the number of supply pins in the device (3 parts (n+1) supply pins). this test conforms to the ansi/jedec standard. table 54. emi characteristics symbol parameter conditions monitored frequency band max vs. [f hse /f hclk ] unit 8 mhz/ 80 mhz s emi peak level v dd = 3.6 v, t a = 25 c, lqfp100 package compliant with iec 61967-2 0.1 mhz to 30 mhz -8 dbv 30 mhz to 130 mhz 2 130 mhz to 1 ghz 5 1 ghz to 2 ghz 8 emi level 2.5 - table 55. esd absolute maximum ratings symbol ratings conditions class maximum value (1) 1. guaranteed by characterization results. unit v esd(hbm) electrostatic discharge voltage (human body model) t a = +25 c, conforming to ansi/esda/jedec js-001 2 2000 v v esd(cdm) electrostatic discharge voltage (charge device model) t a = +25 c, conforming to ansi/esd stm5.3.1 c3 250
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 130/207 docid028739 rev 2 static latch-up two complementary static te sts are required on six pa rts to assess the latch-up performance: ? a supply overvoltage is applied to each power supply pin. ? a current injection is applied to each input, output and configurable i/o pin. these tests are compliant with eia/jesd 78a ic latch-up standard. 6.3.13 i/o current in jection characteristics as a general rule, current injection to the i/o pins, due to external voltage below v ss or above v ddiox (for standard, 3.3 v-capable i/o pins) should be avoided during normal product operation. however, in order to gi ve an indication of the robustness of the microcontroller in cases when abnormal injection a ccidentally happens, susceptibility tests are performed on a sample basis during device characterization. functional susceptibility to i/o current injection while a simple application is executed on the device, the device is stressed by injecting current into the i/o pins programmed in floating input mode . while current is injected into the i/o pin, one at a time, the device is checked for functional failures. the failure is indicated by an out of range parameter: adc error above a certain limit (higher than 5 lsb tue), out of conventional limits of induced leakage current on adjacent pins (out of the -5 a/+0 a range) or other functional failure (for example reset occurrence or oscillator freque ncy deviation). the characterization results are given in table 57 . negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection. table 56. electrical sensitivities symbol parameter conditions class lu static latch-up class t a = +105 c conforming to jesd78a ii table 57. i/o current injection susceptibility (1) 1. guaranteed by characterization results. symbol description functional susceptibility unit negative injection positive injection i inj injected current on all pins except pa4, pa5, pe8, pe9, pe10, pe11, pe12 -5 na ma injected current on pe8, pe9, pe10, pe11, pe12 -0 na injected current on pa4, pa5 pins -5 0
docid028739 rev 2 131/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6.3.14 i/o port characteristics general input/output characteristics unless otherwise specified, the parameters given in table 58 are derived from tests performed under the conditions summarized in table 20: general operating conditions . all i/os are designed as cmos- and ttl-compliant. table 58. i/o static characteristics symbol parameter conditions min typ max unit v il (1) i/o input low level voltage 1.62 v electrical characteristics STM32L443CC stm32l443rc stm32l443vc 132/207 docid028739 rev 2 all i/os are cmos- and ttl-compliant (no software configuration required). their characteristics cover more than the strict cmos-technology or ttl parameters. the coverage of these requirements is shown in figure 26 for standard i/os, and in figure 26 for 5 v tolerant i/os. figure 26. i/o input characteristics output driving current the gpios (general purpose input/outputs) can sink or source up to 8 ma, and sink or source up to 20 ma (with a relaxed v ol /v oh ). 2. tested in production. 3. guaranteed by design. 4. max(v ddxxx ) is the maximum value of all the i/o supplies. refer to table: legend/abbreviations used in the pinout table. 5. all tx_xx io except ft_lu, ft_u and pc3. 6. this value represents the pad leakage of the io itself. the total product pad leakage is provided by this formula: i to ta l _ i l e a k _ m a x = 10 a + [number of ios where v in is applied on the pad] ? i lkg (max). 7. to sustain a voltage higher than min(v dd , v dda , v ddusb , v lcd ) +0.3 v, the internal pull-up and pull-down resistors must be disabled. 8. pull-up and pull-down resistor s are designed with a true resistance in seri es with a switchable pmos/nmos. this pmos/nmos contribution to the series resistance is minimal (~10% order). 06y9 7hvwh glqsurgxfwlrq&026uhtxluhphqw9lk  plq  [9 ' ',2 [ %dvhgrqvlpxodwl rq9l kplq   [9 '',2[   iru9 ' ',2[ ru  [9 '', 2[    i r u9 '', 2[ !    %dvhgrqvlpx odwlrq9 lop d[  [9 '',2[ iru 9 '',2[ ru[9 '' ,2[  iru 9 '',2 [ ! 7hvwhglqsurgx fwlrq&026uht xluhphqw9lop d [ [9gg 77/uhtxluhphqw9lkplq 9 77/uhtxluhphqw9lopd[ 9
docid028739 rev 2 133/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 in the user application, the number of i/o pi ns which can drive curr ent must be limited to respect the absolute maximum rating specified in section 6.2 : ? the sum of the currents sourced by all the i/os on v ddiox, plus the maximum consumption of the mcu sourced on v dd, cannot exceed the absolute maximum rating i vdd (see table 17: voltage characteristics ). ? the sum of the currents sunk by all the i/os on v ss , plus the maximu m consumption of the mcu sunk on v ss , cannot exceed the absolute maximum rating i vss (see table 17: voltage characteristics ).
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 134/207 docid028739 rev 2 output voltage levels unless otherwise specified, th e parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in table 20: general operating conditions . all i/os are cmos- and ttl -compliant (ft or tt unless otherwise specified). input/output ac characteristics the definition and values of input/output ac characteristics are given in figure 27 and table 60 , respectively. unless otherwise specified, th e parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in table 20: general operating conditions . table 59. output voltage characteristics (1) symbol parameter conditions min max unit v ol output low level voltage for an i/o pin cmos port (2) |i io | = 8 ma v ddiox 2.7 v -0.4 v v oh output high level voltage for an i/o pin v ddiox -0.4 - v ol (3) output low level voltage for an i/o pin ttl port (2) |i io | = 8 ma v ddiox 2.7 v -0.4 v oh (3) output high level voltage for an i/o pin 2.4 - v ol (3) output low level voltage for an i/o pin |i io | = 20 ma v ddiox 2.7 v -1.3 v oh (3) output high level voltage for an i/o pin v ddiox -1.3 - v ol (3) output low level voltage for an i/o pin |i io | = 4 ma v ddiox 1.62 v -0.45 v oh (3) output high level voltage for an i/o pin v ddiox -0.45 - v ol (3) output low level voltage for an i/o pin |i io | = 2 ma 1.62 v v ddiox 1.08 v -0.35 ? v ddiox v oh (3) output high level voltage for an i/o pin 0.65 ? v ddiox - v olfm+ (3) output low level voltage for an ft i/o pin in fm+ mode (ft i/o with "f" option) |i io | = 20 ma v ddiox 2.7 v -0.4 |i io | = 10 ma v ddiox 1.62 v -0.4 |i io | = 2 ma 1.62 v v ddiox 1.08 v -0.4 1. the i io current sourced or sunk by the device must alwa ys respect the absolute maxi mum rating specified in table 17: voltage characteristics , and the sum of the currents sourced or sunk by all the i/os (i/o ports and control pins) must always respect the absolute maximum ratings i io . 2. ttl and cmos outputs are compatible with jedec standards jesd36 and jesd52. 3. guaranteed by design.
docid028739 rev 2 135/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 table 60. i/o ac characteristics (1)(2) speed symbol parameter conditions min max unit 00 fmax maximum frequency c=50 pf, 2.7 v v ddiox 3.6 v - 5 mhz c=50 pf, 1.62 v v ddiox 2.7 v - 1 c=50 pf, 1.08 v v ddiox 1.62 v - 0.1 c=10 pf, 2.7 v v ddiox 3.6 v - 10 c=10 pf, 1.62 v v ddiox 2.7 v - 1.5 c=10 pf, 1.08 v v ddiox 1.62 v - 0.1 tr/tf output rise and fall time c=50 pf, 2.7 v v ddiox 3.6 v - 25 ns c=50 pf, 1.62 v v ddiox 2.7 v - 52 c=50 pf, 1.08 v v ddiox 1.62 v - 140 c=10 pf, 2.7 v v ddiox 3.6 v - 17 c=10 pf, 1.62 v v ddiox 2.7 v - 37 c=10 pf, 1.08 v v ddiox 1.62 v - 110 01 fmax maximum frequency c=50 pf, 2.7 v v ddiox 3.6 v - 25 mhz c=50 pf, 1.62 v v ddiox 2.7 v - 10 c=50 pf, 1.08 v v ddiox 1.62 v - 1 c=10 pf, 2.7 v v ddiox 3.6 v - 50 c=10 pf, 1.62 v v ddiox 2.7 v - 15 c=10 pf, 1.08 v v ddiox 1.62 v - 1 tr/tf output rise and fall time c=50 pf, 2.7 v v ddiox 3.6 v - 9 ns c=50 pf, 1.62 v v ddiox 2.7 v - 16 c=50 pf, 1.08 v v ddiox 1.62 v - 40 c=10 pf, 2.7 v v ddiox 3.6 v - 4.5 c=10 pf, 1.62 v v ddiox 2.7 v - 9 c=10 pf, 1.08 v v ddiox 1.62 v - 21
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 136/207 docid028739 rev 2 10 fmax maximum frequency c=50 pf, 2.7 v v ddiox 3.6 v - 50 mhz c=50 pf, 1.62 v v ddiox 2.7 v - 25 c=50 pf, 1.08 v v ddiox 1.62 v - 5 c=10 pf, 2.7 v v ddiox 3.6 v - 100 (3) c=10 pf, 1.62 v v ddiox 2.7 v - 37.5 c=10 pf, 1.08 v v ddiox 1.62 v - 5 tr/tf output rise and fall time c=50 pf, 2.7 v v ddiox 3.6 v - 5.8 ns c=50 pf, 1.62 v v ddiox 2.7 v - 11 c=50 pf, 1.08 v v ddiox 1.62 v - 28 c=10 pf, 2.7 v v ddiox 3.6 v - 2.5 c=10 pf, 1.62 v v ddiox 2.7 v - 5 c=10 pf, 1.08 v v ddiox 1.62 v - 12 11 fmax maximum frequency c=30 pf, 2.7 v v ddiox 3.6 v - 120 (3) mhz c=30 pf, 1.62 v v ddiox 2.7 v - 50 c=30 pf, 1.08 v v ddiox 1.62 v - 10 c=10 pf, 2.7 v v ddiox 3.6 v - 180 (3) c=10 pf, 1.62 v v ddiox 2.7 v - 75 c=10 pf, 1.08 v v ddiox 1.62 v - 10 tr/tf output rise and fall time c=30 pf, 2.7 v v ddiox 3.6 v - 3.3 ns c=30 pf, 1.62 v v ddiox 2.7 v - 6 c=30 pf, 1.08 v v ddiox 1.62 v - 16 fm+ fmax maximum frequency c=50 pf, 1.6 v v ddiox 3.6 v -1mhz tf output fall time (4) -5ns 1. the i/o speed is configured using the ospeedry[1:0] bits. the fm+ mode is configured in the syscfg_cfgr1 register. refer to the rm0394 reference manual for a descr iption of gpio port configuration register. 2. guaranteed by design. 3. this value represents the i/o capability but t he maximum system frequency is limited to 80 mhz. 4. the fall time is defined between 70% and 30% of the output waveform accordingly to i 2 c specification. table 60. i/o ac characteristics (1)(2) (continued) speed symbol parameter conditions min max unit
docid028739 rev 2 137/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 figure 27. i/o ac characteristics definition (1) 1. refer to table 60: i/o ac characteristics . 6.3.15 nrst pin characteristics the nrst pin input driver uses the cmos technology. it is connected to a permanent pull- up resistor, r pu . unless otherwise specified, th e parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in table 20: general operating conditions . 069 7       0d[lpxpiuhtxhqf\lvdfklhyhgli ww ? 7dqgliwkhg xw\f\fohlv  zkhqordghge\wkhvshflilhgfdsdflwdqfh u i u ,2 rxw w i ,2 rxw w table 61. nrst pin characteristics (1) symbol parameter conditions min typ max unit v il(nrst) nrst input low level voltage ---0.3 ? v ddiox v v ih(nrst) nrst input high level voltage -0.7 ? v ddiox -- v hys(nrst) nrst schmitt trigger voltage hysteresis --200-mv r pu weak pull-up equivalent resistor (2) v in = v ss 25 40 55 k ? v f(nrst) nrst input filtered pulse ---70ns v nf(nrst) nrst input not filtered pulse 1.71 v v dd 3.6 v 350 - - ns 1. guaranteed by design. 2. the pull-up is designed with a true re sistance in series with a switchable pmos . this pmos contribution to the series resistance is minimal (~10% order) .
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 138/207 docid028739 rev 2 figure 28. recommended nrst pin protection 1. the reset network protects t he device against par asitic resets. 2. the user must ensure that the level on the nrst pin can go below the v il(nrst) max level specified in table 61: nrst pin characteristics . otherwise the reset will not be taken into account by the device. 3. the external capacitor on nrst must be placed as close as pos sible to the device. 6.3.16 analog switches booster 069 5 38 9 '' ,qwhuqdouhvhw ([whuqdo uhvhwflufxlw  1567  )lowhu ?)  table 62. analog switches booster characteristics (1) 1. guaranteed by design. symbol parameter min typ max unit v dd supply voltage 1.62 - 3.6 v t su(boost) booster startup time - - 240 s i dd(boost) booster consumption for 1.62 v v dd 2.0 v --250 a booster consumption for 2.0 v v dd 2.7 v --500 booster consumption for 2.7 v v dd 3 .6 v --900
docid028739 rev 2 139/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6.3.17 analog-to-digital converter characteristics unless otherwise specified, the parameters given in table 63 are preliminary values derived from tests performed under ambient temperature, f pclk frequency and v dda supply voltage conditions su mmarized in table 20: general operating conditions . note: it is recommended to perform a calibration after each power-up. table 63. adc characteristics (1) (2) symbol parameter conditions min typ max unit v dda analog supply voltage - 1.62 - 3.6 v v ref+ positive reference voltage v dda 2 v 2 - v dda v v dda < 2 v v dda v v ref- negative reference voltage -v ssa v f adc adc clock frequency range 1 - - 80 mhz range 2 - - 26 f s sampling rate for fast channels resolution = 12 bits - - 5.33 msps resolution = 10 bits - - 6.15 resolution = 8 bits - - 7.27 resolution = 6 bits - - 8.88 sampling rate for slow channels resolution = 12 bits - - 4.21 resolution = 10 bits - - 4.71 resolution = 8 bits - - 5.33 resolution = 6 bits - - 6.15 f trig external trigger frequency f adc = 80 mhz resolution = 12 bits - - 5.33 mhz resolution = 12 bits - - 15 1/f adc v cmin input common mode differential mode (v ref+ + v ref- )/2 - 0.18 (v ref+ + v ref- )/2 (v ref+ + v ref- )/2 + 0.18 v v ain (3) conversion voltage range(2) -0-v ref+ v r ain external input impedance - - - 50 k ? c adc internal sample and hold capacitor --5-pf t stab power-up time - 1 conversion cycle t cal calibration time f adc = 80 mhz 1.45 s -1161/f adc
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 140/207 docid028739 rev 2 t latr trigger conversion latency regular and injected channels without conversion abort ckmode = 00 1.5 2 2.5 1/f adc ckmode = 01 - - 2.0 ckmode = 10 - - 2.25 ckmode = 11 - - 2.125 t latrinj trigger conversion latency injected channels aborting a regular conversion ckmode = 00 2.5 3 3.5 1/f adc ckmode = 01 - - 3.0 ckmode = 10 - - 3.25 ckmode = 11 - - 3.125 t s sampling time f adc = 80 mhz 0.03125 - 8.00625 s - 2.5 - 640.5 1/f adc t adcvreg_stup adc voltage regulator start-up time ---20 s t conv total conversion time (including sampling time) f adc = 80 mhz resolution = 12 bits 0.1875 - 8.1625 s resolution = 12 bits ts + 12.5 cycles for successive approximation = 15 to 653 1/f adc i dda (adc) adc consumption from the v dda supply fs = 5 msps - 730 830 a fs = 1 msps - 160 220 fs = 10 ksps - 16 50 i ddv_s (adc) adc consumption from the v ref+ single ended mode fs = 5 msps - 130 160 a fs = 1 msps - 30 40 fs = 10 ksps - 0.6 2 i ddv_d (adc) adc consumption from the v ref+ differential mode fs = 5 msps - 260 310 a fs = 1 msps - 60 70 fs = 10 ksps - 1.3 3 1. guaranteed by design 2. the i/o analog switch voltage booster is enable when v dda < 2.4 v (boosten = 1 in the syscfg_cfgr1 when v dda < 2.4v). it is disable when v dda 2.4 v. 3. v ref+ can be internally connected to v dda and v ref- can be internally connected to v ssa , depending on the package. refer to section 4: pinouts and pin description for further details. table 63. adc characteristics (1) (2) (continued) symbol parameter conditions min typ max unit
r ain t s f adc c adc 2 n2 + () ln --------------------------------------------------------------- - r adc ? < docid028739 rev 2 141/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 equation 1: r ain max formula the formula above ( equation 1 ) is used to dete rm ine the maximum external impedance allowed for an error below 1/4 of lsb. here n = 12 (from 12-bit resolution). table 64. maximum adc rain (1)(2) resolution sampling cycle @80 mhz sampling time [ns] @80 mhz rain max ( ? ) fast channels (3) slow channels (4) 12 bits 2.5 31.25 100 n/a 6.5 81.25 330 100 12.5 156.25 680 470 24.5 306.25 1500 1200 47.5 593.75 2200 1800 92.5 1156.25 4700 3900 247.5 3093.75 12000 10000 640.5 8006.75 39000 33000 10 bits 2.5 31.25 120 n/a 6.5 81.25 390 180 12.5 156.25 820 560 24.5 306.25 1500 1200 47.5 593.75 2200 1800 92.5 1156.25 5600 4700 247.5 3093.75 12000 10000 640.5 8006.75 47000 39000 8 bits 2.5 31.25 180 n/a 6.5 81.25 470 270 12.5 156.25 1000 680 24.5 306.25 1800 1500 47.5 593.75 2700 2200 92.5 1156.25 6800 5600 247.5 3093.75 15000 12000 640.5 8006.75 50000 50000
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 142/207 docid028739 rev 2 6 bits 2.5 31.25 220 n/a 6.5 81.25 560 330 12.5 156.25 1200 1000 24.5 306.25 2700 2200 47.5 593.75 3900 3300 92.5 1156.25 8200 6800 247.5 3093.75 18000 15000 640.5 8006.75 50000 50000 1. guaranteed by design. 2. the i/o analog switch voltage booster is enable when v dda < 2.4 v (boosten = 1 in the syscfg_cfgr1 when v dda < 2.4v). it is disable when v dda 2.4 v. 3. fast channels are: pc0, pc1, pc2, pc3, pa0, pa1. 4. slow channels are: all adc i nputs except the fast channels. table 64. maximum adc rain (1)(2) (continued) resolution sampling cycle @80 mhz sampling time [ns] @80 mhz rain max (  ) fast channels (3) slow channels (4)
docid028739 rev 2 143/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 table 65. adc accuracy - limited test conditions 1 (1)(2)(3) sym- bol parameter conditions (4) min typ max unit et to ta l unadjusted error adc clock frequency 80 mhz, sampling rate 5.33 msps, v dda = vref+ = 3 v, ta = 25 c single ended fast channel (max speed) - 4 5 lsb slow channel (max speed) - 4 5 differential fast channel (max speed) - 3.5 4.5 slow channel (max speed) - 3.5 4.5 eo offset error single ended fast channel (max speed) - 1 2.5 slow channel (max speed) - 1 2.5 differential fast channel (max speed) - 1.5 2.5 slow channel (max speed) - 1.5 2.5 eg gain error single ended fast channel (max speed) - 2.5 4.5 slow channel (max speed) - 2.5 4.5 differential fast channel (max speed) - 2.5 3.5 slow channel (max speed) - 2.5 3.5 ed differential linearity error single ended fast channel (max speed) - 1 1.5 slow channel (max speed) - 1 1.5 differential fast channel (max speed) - 1 1.2 slow channel (max speed) - 1 1.2 el integral linearity error single ended fast channel (max speed) - 1.5 2.5 slow channel (max speed) - 1.5 2.5 differential fast channel (max speed) - 1 2 slow channel (max speed) - 1 2 enob effective number of bits single ended fast channel (max speed) 10.4 10.5 - bits slow channel (max speed) 10.4 10.5 - differential fast channel (max speed) 10.8 10.9 - slow channel (max speed) 10.8 10.9 - sinad signal-to- noise and distortion ratio single ended fast channel (max speed) 64.4 65 - db slow channel (max speed) 64.4 65 - differential fast channel (max speed) 66.8 67.4 - slow channel (max speed) 66.8 67.4 - snr signal-to- noise ratio single ended fast channel (max speed) 65 66 - slow channel (max speed) 65 66 - differential fast channel (max speed) 67 68 - slow channel (max speed) 67 68 -
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 144/207 docid028739 rev 2 thd to ta l harmonic distortion adc clock frequency 80 mhz, sampling rate 5.33 msps, v dda = v ref+ = 3 v, ta = 25 c single ended fast channel (max speed) - -74 -73 db slow channel (max speed) - -74 -73 differential fast channel (max speed) - -79 -76 slow channel (max speed) - -79 -76 1. guaranteed by design. 2. adc dc accuracy values are measured after internal calibration. 3. adc accuracy vs. negative injection current: injecting negative current on any analog input pi ns should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. it is recommended to add a schottky diode (pin to ground) to analog pins wh ich may potentially inject negative current. 4. the i/o analog switch voltage booster is enable when v dda < 2.4 v (boosten = 1 in the syscfg_cfgr1 when v dda < 2.4 v). it is disable when v dda 2.4 v. no oversampling. table 65. adc accuracy - limited test conditions 1 (1)(2)(3) (continued) sym- bol parameter conditions (4) min typ max unit
docid028739 rev 2 145/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 table 66. adc accuracy - limited test conditions 2 (1)(2)(3) sym- bol parameter conditions (4) min typ max unit et to ta l unadjusted error adc clock frequency 80 mhz, sampling rate 5.33 msps, 2 v v dda single ended fast channel (max speed) - 4 6.5 lsb slow channel (max speed) - 4 6.5 differential fast channel (max speed) - 3.5 5.5 slow channel (max speed) - 3.5 5.5 eo offset error single ended fast channel (max speed) - 1 4.5 slow channel (max speed) - 1 5 differential fast channel (max speed) - 1.5 3 slow channel (max speed) - 1.5 3 eg gain error single ended fast channel (max speed) - 2.5 6 slow channel (max speed) - 2.5 6 differential fast channel (max speed) - 2.5 3.5 slow channel (max speed) - 2.5 3.5 ed differential linearity error single ended fast channel (max speed) - 1 1.5 slow channel (max speed) - 1 1.5 differential fast channel (max speed) - 1 1.2 slow channel (max speed) - 1 1.2 el integral linearity error single ended fast channel (max speed) - 1.5 3.5 slow channel (max speed) - 1.5 3.5 differential fast channel (max speed) - 1 3 slow channel (max speed) - 1 2.5 enob effective number of bits single ended fast channel (max speed) 10 10.5 - bits slow channel (max speed) 10 10.5 - differential fast channel (max speed) 10.7 10.9 - slow channel (max speed) 10.7 10.9 - sinad signal-to- noise and distortion ratio single ended fast channel (max speed) 62 65 - db slow channel (max speed) 62 65 - differential fast channel (max speed) 66 67.4 - slow channel (max speed) 66 67.4 - snr signal-to- noise ratio single ended fast channel (max speed) 64 66 - slow channel (max speed) 64 66 - differential fast channel (max speed) 66.5 68 - slow channel (max speed) 66.5 68 -
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 146/207 docid028739 rev 2 thd to ta l harmonic distortion adc clock frequency 80 mhz, sampling rate 5.33 msps, 2 v v dda single ended fast channel (max speed) - -74 -65 db slow channel (max speed) - -74 -67 differential fast channel (max speed) - -79 -70 slow channel (max speed) - -79 -71 1. guaranteed by design. 2. adc dc accuracy values are measured after internal calibration. 3. adc accuracy vs. negative injection current: injecting negative current on any analog input pi ns should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. it is recommended to add a schottky diode (pin to ground) to analog pins wh ich may potentially inject negative current. 4. the i/o analog switch voltage booster is enable when v dda < 2.4 v (boosten = 1 in the syscfg_cfgr1 when v dda < 2.4 v). it is disable when v dda 2.4 v. no oversampling. table 66. adc accuracy - limited test conditions 2 (1)(2)(3) (continued) sym- bol parameter conditions (4) min typ max unit
docid028739 rev 2 147/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 table 67. adc accuracy - limited test conditions 3 (1)(2)(3) sym- bol parameter conditions (4) min typ max unit et to ta l unadjusted error adc clock frequency 80 mhz, sampling rate 5.33 msps, 1.65 v v dda = v ref+ 3.6 v, voltage scaling range 1 single ended fast channel (max speed) - 5.5 7.5 lsb slow channel (max speed) - 4.5 6.5 differential fast channel (max speed) - 4.5 7.5 slow channel (max speed) - 4.5 5.5 eo offset error single ended fast channel (max speed) - 2 5 slow channel (max speed) - 2.5 5 differential fast channel (max speed) - 2 3.5 slow channel (max speed) - 2.5 3 eg gain error single ended fast channel (max speed) - 4.5 7 slow channel (max speed) - 3.5 6 differential fast channel (max speed) - 3.5 4 slow channel (max speed) - 3.5 5 ed differential linearity error single ended fast channel (max speed) - 1.2 1.5 slow channel (max speed) - 1.2 1.5 differential fast channel (max speed) - 1 1.2 slow channel (max speed) - 1 1.2 el integral linearity error single ended fast channel (max speed) - 3 3.5 slow channel (max speed) - 2.5 3.5 differential fast channel (max speed) - 2 2.5 slow channel (max speed) - 2 2.5 enob effective number of bits single ended fast channel (max speed) 10 10.4 - bits slow channel (max speed) 10 10.4 - differential fast channel (max speed) 10.6 10.7 - slow channel (max speed) 10.6 10.7 - sinad signal-to- noise and distortion ratio single ended fast channel (max speed) 62 64 - db slow channel (max speed) 62 64 - differential fast channel (max speed) 65 66 - slow channel (max speed) 65 66 - snr signal-to- noise ratio single ended fast channel (max speed) 63 65 - slow channel (max speed) 63 65 - differential fast channel (max speed) 66 67 - slow channel (max speed) 66 67 -
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 148/207 docid028739 rev 2 thd to ta l harmonic distortion adc clock frequency 80 mhz, sampling rate 5.33 msps, 1.65 v v dda = v ref+ 3.6 v, voltage scaling range 1 single ended fast channel (max speed) - -69 -67 db slow channel (max speed) - -71 -67 differential fast channel (max speed) - -72 -71 slow channel (max speed) - -72 -71 1. guaranteed by design. 2. adc dc accuracy values are measured after internal calibration. 3. adc accuracy vs. negative injection current: injecting negative current on any analog input pi ns should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. it is recommended to add a schottky diode (pin to ground) to analog pins wh ich may potentially inject negative current. 4. the i/o analog switch voltage booster is enable when v dda < 2.4 v (boosten = 1 in the syscfg_cfgr1 when v dda < 2.4 v). it is disable when v dda 2.4 v. no oversampling. table 67. adc accuracy - limited test conditions 3 (1)(2)(3) (continued) sym- bol parameter conditions (4) min typ max unit
docid028739 rev 2 149/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 table 68. adc accuracy - limited test conditions 4 (1)(2)(3) sym- bol parameter conditions (4) min typ max unit et to ta l unadjusted error adc clock frequency 26 mhz, 1.65 v v dda = vref+ 3.6 v, voltage scaling range 2 single ended fast channel (max speed) - 5 5.4 lsb slow channel (max speed) - 4 5 differential fast channel (max speed) - 4 5 slow channel (max speed) - 3.5 4.5 eo offset error single ended fast channel (max speed) - 2 4 slow channel (max speed) - 2 4 differential fast channel (max speed) - 2 3.5 slow channel (max speed) - 2 3.5 eg gain error single ended fast channel (max speed) - 4 4.5 slow channel (max speed) - 4 4.5 differential fast channel (max speed) - 3 4 slow channel (max speed) - 3 4 ed differential linearity error single ended fast channel (max speed) - 1 1.5 slow channel (max speed) - 1 1.5 differential fast channel (max speed) - 1 1.2 slow channel (max speed) - 1 1.2 el integral linearity error single ended fast channel (max speed) - 2.5 3 slow channel (max speed) - 2.5 3 differential fast channel (max speed) - 2 2.5 slow channel (max speed) - 2 2.5 enob effective number of bits single ended fast channel (max speed) 10.2 10.5 - bits slow channel (max speed) 10.2 10.5 - differential fast channel (max speed) 10.6 10.7 - slow channel (max speed) 10.6 10.7 - sinad signal-to- noise and distortion ratio single ended fast channel (max speed) 63 65 - db slow channel (max speed) 63 65 - differential fast channel (max speed) 65 66 - slow channel (max speed) 65 66 - snr signal-to- noise ratio single ended fast channel (max speed) 64 65 - slow channel (max speed) 64 65 - differential fast channel (max speed) 66 67 - slow channel (max speed) 66 67 -
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 150/207 docid028739 rev 2 thd to ta l harmonic distortion adc clock frequency 26 mhz, 1.65 v v dda = vref+ 3.6 v, voltage scaling range 2 single ended fast channel (max speed) - -71 -69 db slow channel (max speed) - -71 -69 differential fast channel (max speed) - -73 -72 slow channel (max speed) - -73 -72 1. guaranteed by design. 2. adc dc accuracy values are measured after internal calibration. 3. adc accuracy vs. negative injection current: injecting negative current on any analog input pi ns should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. it is recommended to add a schottky diode (pin to ground) to analog pins wh ich may potentially inject negative current. 4. the i/o analog switch voltage booster is enable when v dda < 2.4 v (boosten = 1 in the syscfg_cfgr1 when v dda < 2.4 v). it is disable when v dda 2.4 v. no oversampling. table 68. adc accuracy - limited test conditions 4 (1)(2)(3) (continued) sym- bol parameter conditions (4) min typ max unit
docid028739 rev 2 151/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 figure 29. adc accuracy characteristics figure 30. typical connecti on diagram using the adc 1. refer to table 63: adc characteristics for the values of r ain , r adc and c adc . 2. c parasitic represents the capacitance of the pcb (dependent on soldering and pcb layout quality) plus the pad capacitance (refer to table 58: i/o static characteristics for the value of the pad capacitance). a high c parasitic value will downgrade conversion a ccuracy. to remedy this, f adc should be reduced. 3. refer to table 58: i/o static characteristics for the values of ilkg. general pcb design guidelines power supply decoupling should be performed as shown in figure 16: power supply scheme . the 10 nf capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. ( 7  7rwdo8qdmxvwhg(uurupd[lpxpghyldwlrq ehwzhhqwkhdfwxdodqglghdowudqvihufxuyhv ( 2  2iivhw(uurupd[lpxpghyldwlrq ehwzhhqwkhiluvwdfwxdowudqvlwlrqdqgwkhiluvw lghdorqh ( *  *dlq(uurughyldwlrqehwzhhqwkhodvw lghdowudqvlwlrqdqgwkhodvwdfwxdorqh ( '  'liihuhqwldo/lqhdulw\(uurupd[lpxp ghyldwlrqehwzhhqdfwxdovwhsvdqgwkhlghdorqhv ( /  ,qwhjudo/lqhdulw\(uurupd[lpxpghyldwlrq ehwzhhqdq\dfwxdowudqvlwlrqdqgwkhhqgsrlqw fruuhodwlrqolqh  ([dpsohridqdfwxdowudqvihufxuyh  7khlghdowudqvihufxuyh  (qgsrlqwfruuhodwlrqolqh                   9 ''$ 9 66$ ( 2 ( 7 ( / ( * ( ' /6% ,'($/    069 069 6dpsohdqgkrog$'&frqyhuwhu elw frqyhuwhu & sdudvlwlf  , onj   9 7 & $'& 9 ''$ 5 $,1  9 $,1 9 7 $,1[ 5 $'&
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 152/207 docid028739 rev 2 6.3.18 digital-to-analog converter characteristics table 69. dac characteristics (1) symbol parameter conditions min typ max unit v dda analog supply voltage for dac on - 1.8 - 3.6 v v ref+ positive reference voltage - 1.8 - v dda v ref- negative reference voltage -v ssa r l resistive load dac output buffer on connected to v ssa 5- - k ? connected to v dda 25 - - r o output impedance dac output buffer off 9.6 11.7 13.8 k ? r bon output impedance sample and hold mode, output buffer on v dd = 2.7 v - - 2 k ? v dd = 2.0 v - - 3.5 r boff output impedance sample and hold mode, output buffer off v dd = 2.7 v - - 16.5 k ? v dd = 2.0 v - - 18.0 c l capacitive load dac output buffer on - - 50 pf c sh sample and hold mode - 0.1 1 f v dac_out voltage on dac_out output dac output buffer on 0.2 - v ref+ ? 0.2 v dac output buffer off 0 - v ref+ t settling settling time (full scale: for a 12-bit code transition between the lowest and the highest input codes when dac_out reaches final value 0.5lsb, 1 lsb, 2 lsb, 4 lsb, 8 lsb) normal mode dac output buffer on cl 50 pf, rl 5 k ? 0.5 lsb - 1.7 3 s 1 lsb - 1.6 2.9 2 lsb - 1.55 2.85 4 lsb - 1.48 2.8 8 lsb - 1.4 2.75 normal mode dac output buffer off, 1lsb, cl = 10 pf -22.5 t wakeup (2) wakeup time from off state (setting the enx bit in the dac control register) until final value 1 lsb normal mode dac output buffer on cl 50 pf, rl 5 k ? -4.27.5 s normal mode dac output buffer off, cl 10 pf -2 5 psrr v dda supply rejection ratio normal mode dac output buffer on cl 50 pf, rl = 5 k ? , dc --80-28db
docid028739 rev 2 153/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 t samp sampling time in sample and hold mode (code transition between the lowest input code and the highest input code when dacout reaches final value 1lsb) dac_out pin connected dac output buffer on, c sh = 100 nf -0.73.5 ms dac output buffer off, c sh = 100 nf -10.5 18 dac_out pin not connected (internal connection only) dac output buffer off -23.5s i leak output leakage current sample and hold mode, dac_out pin connected -- - (3) na ci int internal sample and hold capacitor - 5.2 7 8.8 pf t trim middle code offset trim time dac output buffer on 50 - - s v offset middle code offset for 1 trim code step v ref+ = 3.6 v - 1500 - v v ref+ = 1.8 v - 750 - i dda (dac) dac consumption from v dda dac output buffer on no load, middle code (0x800) - 315 500 a no load, worst code (0xf1c) - 450 670 dac output buffer off no load, middle code (0x800) --0.2 sample and hold mode, c sh = 100 nf - 315 ? ton/(ton +toff) (4) 670 ? ton/(ton +toff) (4) i ddv (dac) dac consumption from v ref+ dac output buffer on no load, middle code (0x800) - 185 240 a no load, worst code (0xf1c) - 340 400 dac output buffer off no load, middle code (0x800) - 155 205 sample and hold mode, buffer on, c sh = 100 nf, worst case - 185 ? ton/(ton +toff) (4) 400 ? ton/(ton +toff) (4) sample and hold mode, buffer off, c sh = 100 nf, worst case - 155 ? ton/(ton +toff) (4) 205 ? ton/(ton +toff) (4) 1. guaranteed by design. 2. in buffered mode, the output can overshoot above the final value for low input code (starting from min value). table 69. dac characteristics (1) (continued) symbol parameter conditions min typ max unit
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 154/207 docid028739 rev 2 figure 31. 12-bit buffered / non-buffered dac 1. the dac integrates an output buffer that can be used to r educe the output impedance and to dr ive external loads directly without the use of an external operational amplifier. the buffer can be bypassed by configuring the boffx bit in the dac_cr register. . 3. refer to table 58: i/o static characteristics . 4. ton is the refresh phase duration. toff is the hold phase duration. refer to rm0394 reference manual for more details.  %xiihu elw gljlwdowr dqdorj frqyhuwhu %xiihuhgqrqexiihuhg'$& '$&[b287 5 /2$' & /2$' dlg table 70. dac accuracy (1) symbol parameter conditions min typ max unit dnl differential non linearity (2) dac output buffer on - - 2 lsb dac output buffer off - - 2 - monotonicity 10 bits guaranteed inl integral non linearity (3) dac output buffer on cl 50 pf, rl 5 k ? --4 dac output buffer off cl 50 pf, no rl --4 offset offset error at code 0x800 (3) dac output buffer on cl 50 pf, rl 5 k ? v ref+ = 3.6 v - - 12 v ref+ = 1.8 v - - 25 dac output buffer off cl 50 pf, no rl --8 offset1 offset error at code 0x001 (4) dac output buffer off cl 50 pf, no rl --5 offsetcal offset error at code 0x800 after calibration dac output buffer on cl 50 pf, rl 5 k ? v ref+ = 3.6 v - - 5 v ref+ = 1.8 v - - 7
docid028739 rev 2 155/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 gain gain error (5) dac output buffer on cl 50 pf, rl 5 k ? --0.5 % dac output buffer off cl 50 pf, no rl --0.5 tue to ta l unadjusted error dac output buffer on cl 50 pf, rl 5 k ? --30 lsb dac output buffer off cl 50 pf, no rl --12 tuecal to ta l unadjusted error after calibration dac output buffer on cl 50 pf, rl 5 k ? --23lsb snr signal-to-noise ratio dac output buffer on cl 50 pf, rl 5 k ? 1 khz, bw 500 khz -71.2- db dac output buffer off cl 50 pf, no rl, 1 khz bw 500 khz -71.6- thd total harmonic distortion dac output buffer on cl 50 pf, rl 5 k ? , 1 khz --78- db dac output buffer off cl 50 pf, no rl, 1 khz --79- sinad signal-to-noise and distortion ratio dac output buffer on cl 50 pf, rl 5 k ? , 1 khz -70.4- db dac output buffer off cl 50 pf, no rl, 1 khz -71- enob effective number of bits dac output buffer on cl 50 pf, rl 5 k ? , 1 khz -11.4- bits dac output buffer off cl 50 pf, no rl, 1 khz -11.5- 1. guaranteed by design. 2. difference between two consecutive codes - 1 lsb. 3. difference between measured value at code i and the value at code i on a line drawn between code 0 and last code 4095. 4. difference between the value measured at code (0x001) and the ideal value. 5. difference between ideal slope of the transfer functi on and measured slope computed from code 0x000 and 0xfff when buffer is off, and from code giving 0.2 v and (v ref+ ? 0.2) v when buffer is on. table 70. dac accuracy (1) (continued) symbol parameter conditions min typ max unit
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 156/207 docid028739 rev 2 6.3.19 voltage reference buffer characteristics table 71. vrefbuf characteristics (1) symbol parameter conditions min typ max unit v dda analog supply voltage normal mode v rs = 0 2.4 - 3.6 v v rs = 1 2.8 - 3.6 degraded mode (2) v rs = 0 1.65 - 2.4 v rs = 1 1.65 - 2.8 v refbuf_ out voltage reference output normal mode v rs = 0 2.046 (3) 2.048 2.049 (3) v rs = 1 2.498 (3) 2.5 2.502 (3) degraded mode (2) v rs = 0 v dda -150 mv - v dda v rs = 1 v dda -150 mv - v dda trim trim step resolution ---0.050.1% cl load capacitor - - 0.5 1 1.5 f esr equivalent serial resistor of cload ----2 ? i load static load current ----4ma i line_reg line regulation 2.8 v v dda 3.6 v i load = 500 a - 200 1000 ppm/v i load = 4 ma - 100 500 i load_reg load regulation 500 a i load 4 ma normal mode - 50 500 ppm/ma t coeff temperature coefficient -40 c < t j < +125 c - - t coeff_ vrefint + 50 ppm/ c 0 c < t j < +50 c - - t coeff_ vrefint + 50 psrr power supply rejection dc 40 60 - db 100 khz 25 40 - t start start-up time cl = 0.5 f (4) - 300 350 s cl = 1.1 f (4) - 500 650 cl = 1.5 f (4) - 650 800 i inrush control of maximum dc current drive on vrefbuf_ out during start-up phase (5) ---8-ma
docid028739 rev 2 157/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 i dda (vref buf) vrefbuf consumption from v dda i load = 0 a - 16 25 a i load = 500 a - 18 30 i load = 4 ma - 35 50 1. guaranteed by design, unl ess otherwise specified. 2. in degraded mode, the voltage reference buffer can not maintain accurately the output voltage which will follow (v dda - drop voltage). 3. guaranteed by test in production. 4. the capacitive load must include a 100 nf capacitor in order to cut-off the high frequency noise. 5. to correctly control the vrefbuf inrush current during start-up phase and scaling change, the v dda voltage should be in the range [2.4 v to 3.6 v] and [2.8 v to 3.6 v] respectively for v rs = 0 and v rs = 1. table 71. vrefbuf characteristics (1) (continued) symbol parameter conditions min typ max unit
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 158/207 docid028739 rev 2 6.3.20 comparator characteristics table 72. comp characteristics (1) symbol parameter conditions min typ max unit v dda analog supply voltage - 1.62 - 3.6 v v in comparator input voltage range -0-v dda v bg (2) scaler input voltage - v refint v sc scaler offset voltage - - 5 10 mv i dda (scaler) scaler static consumption from v dda brg_en=0 (bridge disable) - 200 300 na brg_en=1 (bridge enable) - 0.8 1 a t start_scaler scaler startup time - - 100 200 s t start comparator startup time to reach propagation delay specification high-speed mode v dda 2.7 v - - 5 s v dda < 2.7 v - - 7 medium mode v dda 2.7 v - - 15 v dda < 2.7 v - - 25 ultra-low-power mode - - 40 t d (3) propagation delay with 100 mv overdrive high-speed mode v dda 2.7 v - 55 80 ns v dda < 2.7 v - 65 100 medium mode - 0.55 0.9 s ultra-low-power mode - 4 7 v offset comparator offset error full common mode range --520mv v hys comparator hysteresis no hysteresis - 0 - mv low hysteresis - 8 - medium hysteresis - 15 - high hysteresis - 27 - i dda (comp) comparator consumption from v dda ultra-low- power mode static - 400 600 na with 50 khz 100 mv overdrive square signal -1200- medium mode static - 5 7 a with 50 khz 100 mv overdrive square signal -6- high-speed mode static - 70 100 with 50 khz 100 mv overdrive square signal -75- 1. guaranteed by design, unless otherwise specified.
docid028739 rev 2 159/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6.3.21 operational ampl ifiers characteristics 2. refer to table 23: embedded internal voltage reference . 3. guaranteed by characterization results. table 73. opamp characteristics (1) symbol parameter conditions min typ max unit v dda analog supply voltage (2) -1.8-3.6v cmir common mode input range -0-v dda v vi offset input offset voltage 25 c, no load on output. - - 1.5 mv all voltage/temp. - - 3 ? vi offset input offset voltage drift normal mode - 5 - v/c low-power mode - 10 - trimoffsetp trimlpoffsetp offset trim step at low common input voltage (0.1 ? v dda ) --0.81.1 mv trimoffsetn trimlpoffsetn offset trim step at high common input voltage (0.9 ? v dda ) --11.35 i load drive current normal mode v dda 2 v - - 500 a low-power mode - - 100 i load_pga drive current in pga mode normal mode v dda 2 v - - 450 low-power mode - - 50 r load resistive load (connected to vssa or to vdda) normal mode v dda < 2 v 4- - k ? low-power mode 20 - - r load_pga resistive load in pga mode (connected to vssa or to v dda ) normal mode v dda < 2 v 4.5 - - low-power mode 40 - - c load capacitive load - - - 50 pf cmrr common mode rejection ratio normal mode - -85 - db low-power mode - -90 - psrr power supply rejection ratio normal mode c load 50 pf, r load 4 k ? dc 70 85 - db low-power mode c load 50 pf, r load 20 k ? dc 72 90 -
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 160/207 docid028739 rev 2 gbw gain bandwidth product normal mode v dda 2.4 v (opa_range = 1) 550 1600 2200 khz low-power mode 100 420 600 normal mode v dda < 2.4 v (opa_range = 0) 250 700 950 low-power mode 40 180 280 sr (3) slew rate (from 10 and 90% of output voltage) normal mode v dda 2.4 v -700- v/ms low-power mode - 180 - normal mode v dda < 2.4 v -300- low-power mode - 80 - ao open loop gain normal mode 55 110 - db low-power mode 45 110 - v ohsat (3) high saturation voltage normal mode i load = max or r load = min input at v dda . v dda - 100 -- mv low-power mode v dda - 50 -- v olsat (3) low saturation voltage normal mode i load = max or r load = min input at 0. - - 100 low-power mode - - 50 m phase margin normal mode - 74 - low-power mode - 66 - gm gain margin normal mode - 13 - db low-power mode - 20 - t wakeup wake up time from off state. normal mode c load 50 pf, r load 4 k ? follower configuration -510 s low-power mode c load 50 pf, r load 20 k ? follower configuration -1030 i bias opamp input bias current general purpose input - - - (4) na pga gain (3) non inverting gain value - -2- - -4- -8- -16- table 73. opamp characteristics (1) (continued) symbol parameter conditions min typ max unit
docid028739 rev 2 161/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 r network r2/r1 internal resistance values in pga mode (5) pga gain = 2 - 80/80 - k ? /k ? pga gain = 4 - 120/ 40 - pga gain = 8 - 140/ 20 - pga gain = 16 - 150/ 10 - delta r resistance variation (r1 or r2) --15-15% pga gain error pga gain error - -1 - 1 % pga bw pga bandwidth for different non inverting gain gain = 2 - - gbw/ 2 - mhz gain = 4 - - gbw/ 4 - gain = 8 - - gbw/ 8 - gain = 16 - - gbw/ 16 - en voltage noise density normal mode at 1 khz, output loaded with 4 k ? -500- nv/ hz low-power mode at 1 khz, output loaded with 20 k ? -600- normal mode at 10 khz, output loaded with 4 k ? -180- low-power mode at 10 khz, output loaded with 20 k ? -290- i dda (opamp) (3) opamp consumption from v dda normal mode no load, quiescent mode - 120 260 a low-power mode - 45 100 1. guaranteed by design, unless otherwise specified. 2. the temperature range is limited to 0 c-125 c when v dda is below 2 v 3. guaranteed by characterization results. 4. mostly i/o leakage, when used in analog mode. refer to i lkg parameter in table 58: i/o static characteristics . 5. r2 is the internal resistance between opamp output and opam p inverting input. r1 is the internal resistance between opamp inverting input and ground. the pga gain =1+r2/r1 table 73. opamp characteristics (1) (continued) symbol parameter conditions min typ max unit
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 162/207 docid028739 rev 2 6.3.22 temperature sensor characteristics 6.3.23 v bat monitoring characteristics table 74. ts characteristics symbol parameter min typ max unit t l (1) v ts linearity with temperature - 1 2 c avg_slope (2) average slope 2.3 2.5 2.7 mv/c v 30 voltage at 30c (5 c) (3) 0.742 0.76 0.785 v t start (ts_buf) (1) sensor buffer start-up time in continuous mode (4) -815s t start (1) start-up time when entering in continuous mode (4) -70120s t s_temp (1) adc sampling time when reading the temperature 5 - - s i dd (ts) (1) temperature sensor consumption from v dd , when selected by adc -4.77 a 1. guaranteed by design. 2. guaranteed by characterization results. 3. measured at v dda = 3.0 v 10 mv. the v 30 adc conversion result is stored in the ts_cal1 byte. refer to table 6: temperature sensor calibration values . 4. continuous mode means run/sleep modes, or temperature sensor enable in low-power run/low-power sleep modes. table 75. v bat monitoring characteristics symbol parameter min typ max unit r resistor bridge for v bat -39-k ? qratio on v bat measurement - 3 - - er (1) 1. guaranteed by design. error on q -10 - 10 % t s_vbat (1) adc sampling time when reading the vbat 12 - - s table 76. v bat charging characteristics symbol parameter conditions min typ max unit r bc battery charging resistor vbrs = 0 - 5 - k ? vbrs = 1 - 1.5 -
docid028739 rev 2 163/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6.3.24 lcd controller characteristics the devices embed a built-in step-up converter to provide a constant lcd reference voltage independently from the v dd voltage. an external capacitor c ext must be connected to the vlcd pin to decouple this converter. table 77. lcd controller characteristics (1) symbol parameter conditions min typ max unit v lcd lcd external voltage - - 3.6 v v lcd0 lcd internal reference voltage 0 - 2.62 - v lcd1 lcd internal reference voltage 1 - 2.76 - v lcd2 lcd internal reference voltage 2 - 2.89 - v lcd3 lcd internal reference voltage 3 - 3.04 - v lcd4 lcd internal reference voltage 4 - 3.19 - v lcd5 lcd internal reference voltage 5 - 3.32 - v lcd6 lcd internal reference voltage 6 - 3.46 - v lcd7 lcd internal reference voltage 7 - 3.62 - c ext v lcd external capacitance buffer off (bufen=0 is lcd_cr register) 0.2 - 2 f buffer on (bufen=1 is lcd_cr register) 1-2 i lcd (2) supply current from v dd at v dd = 2.2 v buffer off (bufen=0 is lcd_cr register) -3- a supply current from v dd at v dd = 3.0 v buffer off (bufen=0 is lcd_cr register) -1.5- i vlcd supply current from v lcd (v lcd = 3 v) buffer off (buffen = 0, pon = 0) -0.5- a buffer on (buffen = 1, 1/2 bias) -0.6- buffer on (buffen = 1, 1/3 bias) -0.8- buffer on (buffen = 1, 1/4 bias) -1- r hn total high resistor value for low drive resistive network - 5.5 - m ? r ln total low resistor value for hig h drive resistive network - 240 - k ? v 44 segment/common highest level voltage - v lcd - v v 34 segment/common 3/4 level voltage - 3/4 v lcd - v 23 segment/common 2/3 level voltage - 2/3 v lcd - v 12 segment/common 1/2 level voltage - 1/2 v lcd - v 13 segment/common 1/3 level voltage - 1/3 v lcd - v 14 segment/common 1/4 level voltage - 1/4 v lcd - v 0 segment/common lowest level voltage - 0 -
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 164/207 docid028739 rev 2 6.3.25 timer characteristics the parameters given in the followi ng tables are guaranteed by design. refer to section 6.3.14: i/o port characteristics for details on the input/output alternate function characteristics (output compare, i nput capture, external clock, pwm output). 1. guaranteed by design. 2. lcd enabled with 3 v internal step-up active, 1/8 duty, 1/4 bi as, division ratio= 64, all pi xels active, no lcd connected. table 78. timx (1) characteristics 1. timx , is used as a general term in which x stands for 1,2,3,4,5,6,7,8,15,16 or 17. symbol parameter conditions min max unit t res(tim) timer resolution time -1-t timxclk f timxclk = 80 mhz 12.5 - ns f ext timer external clock frequency on ch1 to ch4 -0f timxclk /2 mhz f timxclk = 80 mhz 0 40 mhz res tim timer resolution timx (except tim2) -16 bit tim2 - 32 t counter 16-bit counter clock period - 1 65536 t timxclk f timxclk = 80 mhz 0.0125 819.2 s t max_count maximum possible count with 32-bit counter - - 65536 65536 t timxclk f timxclk = 80 mhz - 53.68 s table 79. iwdg min/max timeout period at 32 khz (lsi) (1) 1. the exact timings still depend on the phasing of the apb in terface clock versus the lsi clock so that there is always a full rc period of uncertainty. prescaler divider pr[2:0] bits min timeout rl[11:0]= 0x000 max timeout rl[11:0]= 0xfff unit /4 0 0.125 512 ms /8 1 0.250 1024 /16 2 0.500 2048 /32 3 1.0 4096 /64 4 2.0 8192 /128 5 4.0 16384 /256 6 or 7 8.0 32768
docid028739 rev 2 165/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 6.3.26 communication interfaces characteristics i 2 c interface characteristics the i2c interface meets the timings requirements of the i 2 c-bus specification and user manual rev. 03 for: ? standard-mode (sm): with a bit rate up to 100 kbit/s ? fast-mode (fm): with a bit rate up to 400 kbit/s ? fast-mode plus (fm+): with a bit rate up to 1 mbit/s. the i2c timings requirements are guaranteed by design when the i2c peripheral is properly configured (refer to rm0394 reference manual). the sda and scl i/o requirements are met with the following restrictions: the sda and scl i/o pins are not ?true? open-drain. when configured as open-drain, the pmos connected between the i/o pin and v ddiox is disabled, but is still pr esent. only ft_f i/o pins support fm+ low level output current maximum requirement. refer to section 6.3.14: i/o port characteristics for the i2c i/os characteristics. all i2c sda and scl i/os embed an analog filter. refer to the table below for the analog filter characteristics: table 80. wwdg min/max timeout value at 80 mhz (pclk) prescaler wdgtb min timeout value max timeout value unit 1 0 0.0512 3.2768 ms 2 1 0.1024 6.5536 4 2 0.2048 13.1072 8 3 0.4096 26.2144 table 81. i2c analog filter characteristics (1) 1. guaranteed by design. symbol paramete rminmaxunit t af maximum pulse width of spikes that are suppressed by the analog filter 50 (2) 2. spikes with widths below t af(min) are filtered. 260 (3) 3. spikes with widths above t af(max) are not filtered ns
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 166/207 docid028739 rev 2 spi characteristics unless otherwise specified, the parameters given in table 82 for spi are derived from tests performed under the ambient temperature, f pclkx frequency and supply voltage conditions summarized in table 20: general operating conditions . ? output speed is set to ospeedry[1:0] = 11 ? capacitive load c = 30 pf ? measurement points are done at cmos levels: 0.5 ? v dd refer to section 6.3.14: i/o port characteristics for more details on the input/output alternate function characteristics (nss, sck, mosi, miso for spi). table 82. spi characteristics (1) symbol parameter conditions min typ max unit f sck 1/t c(sck) spi clock frequency master mode receiver/full duplex 2.7 < v dd < 3.6 v voltage range 1 -- 40 mhz master mode receiver/full duplex 1.71 < v dd < 3.6 v voltage range 1 16 master mode transmitter 1.71 < v dd < 3.6 v voltage range 1 40 slave mode receiver 1.71 < v dd < 3.6 v voltage range 1 40 slave mode transmitter/full duplex 2.7 < v dd < 3.6 v voltage range 1 37 (2) slave mode transmitter/full duplex 1.71 < v dd < 3.6 v voltage range 1 20 (2) voltage range 2 13 t su(nss) nss setup time slave mode, spi prescaler = 2 4 ? t pclk --ns t h(nss) nss hold time slave mode, spi prescaler = 2 2 ? t pclk --ns t w(sckh) t w(sckl) sck high and low time master mode t pclk -2 t pclk t pclk +2 ns t su(mi) data input setup time master mode 4 - - ns t su(si) slave mode 1.5 - - t h(mi) data input hold time master mode 6.5 - - ns t h(si) slave mode 1.5 - - t a(so) data output access time slave mode 9 - 36 ns t dis(so) data output disable time slave mode 9 - 16 ns
docid028739 rev 2 167/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 figure 32. spi timing diagram - slave mode and cpha = 0 t v(so) data output valid time slave mode 2.7 < v dd < 3.6 v voltage range 1 - 12.5 13.5 ns slave mode 1.71 < v dd < 3.6 v voltage range 1 -12.524 slave mode 1.71 < v dd < 3.6 v voltage range 2 -12.533 t v(mo) master mode - 4.5 6 t h(so) data output hold time slave mode 7 - - ns t h(mo) master mode 0 - - 1. guaranteed by characterization results. 2. maximum frequency in slave transmitter mode is determined by the sum of t v(so) and t su(mi) which has to fit into sck low or high phase preceding the sck sampling edge. this value can be achieved when the spi communicates with a master having t su(mi) = 0 while duty(sck) = 50 %. table 82. spi characteristics (1) (continued) symbol parameter conditions min typ max unit dlf 6&.,qsxw 166lqsxw w 68 166 w f 6&. w k 166 &3+$  &32/  &3+$  &32/  w z 6&.+ w z 6&./ w 9 62 w k 62 w u 6&. w i 6&. w glv 62 w d 62 0,62 287387 026, ,1387 06%287 %,7287 /6%287 w vx 6, w k 6, 06%,1 %,7,1 /6%,1
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 168/207 docid028739 rev 2 figure 33. spi timing diagram - slave mode and cpha = 1 1. measurement points are done at cmos levels: 0.3 v dd and 0.7 v dd . figure 34. spi timing diagram - master mode 1. measurement points are done at cmos levels: 0.3 v dd and 0.7 v dd . dle 166lqsxw w 68 166 w f 6&. w k 166 6&.lqsxw &3+$  &32/  &3+$  &32/  w z 6&.+ w z 6&./ w d 62 w y 62 w k 62 w u 6&. w i 6&. w glv 62 0,62 287387 026, ,1387 w vx 6, w k 6, 06%287 06%,1 %,7287 /6%287 /6%,1 %,7,1 dlf 6&.2xwsxw &3+$  026, 287387 0,62 ,13 87 &3+$  /6%287 /6%,1 &32/  &32/  % , 7287 166lqsxw w f 6&. w z 6&.+ w z 6&./ w u 6&. w i 6&. w k 0, +ljk 6&.2xwsxw &3+$  &3+$  &32/  &32/  w vx 0, w y 02 w k 02 06%,1 %,7,1 06%287
docid028739 rev 2 169/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 quad spi characteristics unless otherwise specified, the parameters given in table 83 and table 84 for quad spi are derived from tests performed under the ambient temperature, f ahb frequency and v dd supply voltage condit ions summarized in table 20: general operating conditions , with the following configuration: ? output speed is set to ospeedry[1:0] = 11 ? capacitive load c = 15 or 20 pf ? measurement points are done at cmos levels: 0.5 ? v dd refer to section 6.3.14: i/o port characteristics for more details on the input/output alternate function characteristics. table 83. quad spi characteristics in sdr mode (1) symbol parameter conditions min typ max unit f ck 1/t (ck) quad spi clock frequency 1.71 < v dd < 3.6 v, c load = 20 pf voltage range 1 --40 mhz 1.71 < v dd < 3.6 v, c load = 15 pf voltage range 1 --48 2.7 < v dd < 3.6 v, c load = 15 pf voltage range 1 --60 1.71 < v dd < 3.6 v c load = 20 pf voltage range 2 --26 t w(ckh) quad spi clock high and low time f ahbclk = 48 mhz, presc=0 t (ck) /2-2 - t (ck) /2 ns t w(ckl) t (ck) /2 - t (ck) /2+2 t s(in) data input setup time voltage range 1 2 - - voltage range 2 3.5 - - t h(in) data input hold time voltage range 1 5 - - voltage range 2 6.5 - - t v(out) data output valid time voltage range 1 - 1 5 voltage range 2 - 3 5 t h(out) data output hold time voltage range 1 0 - - voltage range 2 0 - - 1. guaranteed by characterization results.
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 170/207 docid028739 rev 2 table 84. quadspi characteristics in ddr mode (1) symbol parameter conditions min typ max unit f ck 1/t (ck) quad spi clock frequency 1.71 < v dd < 3.6 v, c load = 20 pf voltage range 1 --40 mhz 2 < v dd < 3.6 v, c load = 20 pf voltage range 1 --48 1.71 < v dd < 3.6 v, c load = 15 pf voltage range 1 --48 1.71 < v dd < 3.6 v c load = 20 pf voltage range 2 --26 t w(ckh) quad spi clock high and low time f ahbclk = 48 mhz, presc=0 t (ck) /2-2 - t (ck) /2 ns t w(ckl) t (ck) /2 - t (ck) /2+2 t sr(in) data input setup time on rising edge voltage range 1 1 -- voltage range 2 3.5 t sf(in) data input setup time on falling edge voltage range 1 1 -- voltage range 2 1.5 t hr(in) data input hold time on rising edge voltage range 1 6 -- voltage range 2 6.5 t hf(in) data input hold time on falling edge voltage range 1 5.5 -- voltage range 2 5.5 t vr(out) data output valid time on rising edge voltage range 1 - 55.5 voltage range 2 9.5 14 t vf(out) data output valid time on falling edge voltage range 1 - 58.5 voltage range 2 15 19 t hr(out) data output hold time on rising edge voltage range 1 3.5 - - voltage range 2 8 - t hf(out) data output hold time on falling edge voltage range 1 3.5 - - voltage range 2 13 - 1. guaranteed by characterization results.
docid028739 rev 2 171/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 figure 35. quad spi timing diagram - sdr mode figure 36. quad spi ti ming diagram - ddr mode 06y9 'dwdrxwsxw ' ' ' &orfn 'dwdlqsxw ' ' ' w &. w z &.+ w z &./ w u &. w i &. w v ,1 w k ,1 w y 287 w k 287 06y9 'dwdrxwsxw ' ' ' &orfn 'dwdlqsxw ' ' ' w &. w z &.+ w z &./ w u &. w i &. w vi ,1 w ki ,1 w yi 287 w ku 287 ' ' ' ' ' ' w yu 287 w ki 287 w vu ,1 w ku ,1
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 172/207 docid028739 rev 2 sai characteristics unless otherwise specified, the parameters given in table 85 for sai are derived from tests performed under the ambient temperature, f pclkx frequency and v dd supply voltage conditions summarized in table 20: general operating conditions , with the following configuration: ? output speed is set to ospeedry[1:0] = 10 ? capacitive load c = 30 pf ? measurement points are done at cmos levels: 0.5 ? v dd refer to section 6.3.14: i/o port characteristics for more details on the input/output alternate function characteristics (ck,sd,fs). table 85. sai characteristics (1) symbol parameter conditions min max unit f mclk sai main clock output - - 50 mhz f ck sai clock frequency (2) master transmitter 2.7 v dd 3.6 voltage range 1 -18.5 mhz master transmitter 1.71 v dd 3.6 voltage range 1 -12.5 master receiver voltage range 1 -25 slave transmitter 2.7 v dd 3.6 voltage range 1 -22.5 slave transmitter 1.71 v dd 3.6 voltage range 1 -14.5 slave receiver voltage range 1 -25 voltage range 2 - 12.5 t v(fs) fs valid time master mode 2.7 v dd 3.6 -22 ns master mode 1.71 v dd 3.6 -40 t h(fs) fs hold time master mode 10 - ns t su(fs) fs setup time slave mode 1 - ns t h(fs) fs hold time slave mode 2 - ns t su(sd_a_mr) data input setup time master receiver 2 - ns t su(sd_b_sr) slave receiver 1.5 - t h(sd_a_mr) data input hold time master receiver 5 - ns t h(sd_b_sr) slave receiver 2.5 -
docid028739 rev 2 173/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 figure 37. sai master timing waveforms t v(sd_b_st) data output valid time slave transmitter (after enable edge) 2.7 v dd 3.6 -22 ns slave transmitter (after enable edge) 1.71 v dd 3.6 -34 t h(sd_b_st) data output hold time slave transmitter (after enable edge) 10 - ns t v(sd_a_mt) data output valid time master transmitter (after enable edge) 2.7 v dd 3.6 -27 ns master transmitter (after enable edge) 1.71 v dd 3.6 -40 t h(sd_a_mt) data output hold time master tr ansmitter (after enable edge) 10 - ns 1. guaranteed by characterization results. 2. apb clock frequency must be at least twice sai clock frequency. table 85. sai characteristics (1) (continued) symbol parameter conditions min max unit -36 3!)?3#+?8 3!)?&3?8 output f 3#+ 3!)?3$?8 transmit t v&3 3lotn 3!)?3$?8 receive t h&3 3lotn  t v3$?-4 t h3$?-4 3lotn t su3$?-2 t h3$?-2
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 174/207 docid028739 rev 2 figure 38. sai slave timing waveforms sdmmc characteristics unless otherwise specified, the parameters given in table 86 for sdio are derived from tests performed under the ambient temperature, f pclkx frequency and v dd supply voltage conditions su mmarized in table 20: general operating conditions , with the following configuration: ? output speed is set to ospeedry[1:0] = 11 ? capacitive load c = 30 pf ? measurement points are done at cmos levels: 0.5 ? v dd refer to section 6.3.14: i/o port characteristics for more details on the input/output characteristics. table 86. sd / mmc dynamic characteristics, v dd =2.7 v to 3.6 v (1) symbol parameter conditions min typ max unit f pp clock frequency in data transfer mode - 0 - 50 mhz - sdio_ck/fpclk2 frequency ratio - - - 4/3 - t w(ckl) clock low time f pp = 50 mhz 8 10 - ns t w(ckh) clock high time f pp = 50 mhz 8 10 - ns cmd, d inputs (referenced to ck) in mmc and sd hs mode t isu input setup time hs f pp = 50 mhz 3.5 - - ns t ih input hold time hs f pp = 50 mhz 2.5 - - ns cmd, d outputs (referenced to ck) in mmc and sd hs mode t ov output valid time hs f pp = 50 mhz - 12 13 ns t oh output hold time hs f pp = 50 mhz 10 - - ns cmd, d inputs (referenced to ck) in sd default mode t isud input setup time sd f pp = 50 mhz 3.5 - - ns t ihd input hold time sd f pp = 50 mhz 3 - - ns -36 3!)?3#+?8 3!)?&3?8 input 3!)?3$?8 transmit t su&3 3lotn 3!)?3$?8 receive t w#+(?8 t h&3 3lotn  t v3$?34 t h3$?34 3lotn t su3$?32 t w#+,?8 t h3$?32 f 3#+
docid028739 rev 2 175/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 figure 39. sdio high-speed mode cmd, d outputs (referenced to ck) in sd default mode t ovd output valid default time sd f pp = 50 mhz - 2 3 ns t ohd output hold default time sd f pp = 50 mhz 0 - - ns 1. guaranteed by characterization results. table 87. emmc dynami c characteristics, v dd = 1.71 v to 1.9 v (1)(2) 1. guaranteed by characterization results. 2. c load = 20pf. symbol parameter conditions min typ max unit f pp clock frequency in data transfer mode - 0 - 50 mhz - sdio_ck/f pclk2 frequency ratio - - - 4/3 - t w(ckl) clock low time f pp = 50 mhz 8 10 - ns t w(ckh) clock high time f pp = 50 mhz 8 10 - ns cmd, d inputs (reference d to ck) in emmc mode t isu input setup time hs f pp = 50 mhz 0 - - ns t ih input hold time hs f pp = 50 mhz 1.5 - - ns cmd, d outputs (referenced to ck) in emmc mode t ov output valid time hs f pp = 50 mhz - 13.5 15 ns t oh output hold time hs f pp = 50 mhz 9 - - ns table 86. sd / mmc dynamic characteristics, v dd =2.7 v to 3.6 v (1) (continued) symbol parameter conditions min typ max unit t 7#+( #+ $ #-$ output $ #-$ input t # t 7#+, t /6 t /( t )35 t )( t f t r ai
electrical characteristics STM32L443CC stm32l443rc stm32l443vc 176/207 docid028739 rev 2 figure 40. sd default mode ai #+ $ #-$ output t /6$ t /($
docid028739 rev 2 177/207 STM32L443CC stm32l443rc stm32l443vc electrical characteristics 177 usb characteristics the stm32l443xx usb interface is fully complia nt with the usb specification version 2.0 and is usb-if certified (for full-speed device operation). can (controller area network) interface refer to section 6.3.14: i/o port characteristics for more details on the input/output alternate function characteristics (can_tx and can_rx). swpmi characteristics the single wire protocol master interf ace (swpmi) and the associated swpmi_io transceiver are compliant with the etsi ts 102 613 technical specification. table 88. usb electrical characteristics (1) symbol parameter conditions min typ max unit v ddusb usb transceiver operating voltage 3.0 (2) -3.6v t crystal_less usb crystal less operation temperature -15 - 85 c r pui embedded usb_dp pull-up value during idle 900 1250 1600 ? r pur embedded usb_dp pull-up value during reception 1400 2300 3200 z drv (3) output driver impedance (4) driving high and low 28 36 44 ? 1. t a = -40 to 125 c unless otherwise specified. 2. the stm32l443xx usb functionality is ensured down to 2. 7 v but not the full usb electrical characteristics which are degraded in the 2.7-to-3.0 v voltage range. 3. guaranteed by design. 4. no external termination series resistors are r equired on usb_dp (d+) and usb_dm (d-); the matching impedance is already included in the embedded driver. table 89. swpmi electrical characteristics symbol parameter conditions min typ max unit t swpstart swpmi regulator startup time swp class b 2.7 v v dd 3,3v - - 300 s t swpbit swp bit duration v core voltage range 1 500 - - ns v core voltage range 2 620 - -
package information STM32L443CC stm32l443rc stm32l443vc 178/207 docid028739 rev 2 7 package information in order to meet environmental requirements, st offers these devices in different grades of ecopack ? packages, depending on their level of environmental compliance. ecopack ? specifications, grade definitions a nd product status are available at: www.st.com . ecopack ? is an st trademark. 7.1 lqfp100 package information figure 41. lqfp100 - 100-pin, 14 x 14 mm low-profile quad flat package outline 1. drawing is not to scale. table 90. lqpf100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data symbol millimeters inches (1) min typ max min typ max a - - 1.600 - - 0.0630 a1 0.050 - 0.150 0.0020 - 0.0059 e )$%.4)&)#!4)/. 0). '!5'%0,!.% mm 3%!4).'0,!.% $ $ $ % % % + ccc # #         ,?-%?6 ! ! ! , , c b !
docid028739 rev 2 179/207 STM32L443CC stm32l443rc stm32l443vc package information 204 a2 1.350 1.400 1.450 0.0531 0.0551 0.0571 b 0.170 0.220 0.270 0.0067 0.0087 0.0106 c 0.090 - 0.200 0.0035 - 0.0079 d 15.800 16.000 16.200 0. 6220 0.6299 0.6378 d1 13.800 14.000 14.200 0. 5433 0.5512 0.5591 d3 - 12.000 - - 0.4724 - e 15.800 16.000 16.200 0. 6220 0.6299 0.6378 e1 13.800 14.000 14.200 0. 5433 0.5512 0.5591 e3 - 12.000 - - 0.4724 - e - 0.500 - - 0.0197 - l 0.450 0.600 0.750 0.0177 0.0236 0.0295 l1 - 1.000 - - 0.0394 - k 0.0 3.5 7.0 0.0 3.5 7.0 ccc - - 0.080 - - 0.0031 1. values in inches are converted from mm and rounded to 4 decimal digits. table 90. lqpf100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data (continued) symbol millimeters inches (1) min typ max min typ max
package information STM32L443CC stm32l443rc stm32l443vc 180/207 docid028739 rev 2 figure 42. lqfp100 - 100-pin, 14 x 14 mm low-profile quad flat recommended footprint 1. dimensions are expr essed in millimeters. device marking the following figure gives an example of topside marking orientation versus pin 1 identifier location. figure 43. lqfp100 marking (package top view) 1. parts marked as ?es?, ?e? or accompanied by an engineering sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at st charge. in no event, st will be liable for any customer usage of these engineering samples in production. st quality has to be cont acted prior to any decisi on to use these engineering                aic 06y9 5hylvlrqfrgh 3urgxfwlghqwlilfdwlrq  'dwhfrgh 3lq lqghqwlilhu 670/ 9&7$ < :: 2swlrqdojdwhpdun
docid028739 rev 2 181/207 STM32L443CC stm32l443rc stm32l443vc package information 204 samples to run qualification activity. 7.2 ufbga100 package information figure 44. ufbga100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package outline 1. drawing is not to scale. table 91. ufbga100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data symbol millimeters inches (1) min. typ. max. min. typ. max. a 0.460 0.530 0.600 0.0181 0.0209 0.0236 a1 0.050 0.080 0.1 10 0.0020 0.0031 0.0043 a2 0.400 0.450 0.50 0 0.0157 0.0177 0.0197 a3 - 0.130 - - 0.0051 - a4 0.270 0.320 0.37 0 0.0106 0.0126 0.0146 b 0.200 0.250 0.300 0.0079 0.0098 0.0118 d 6.950 7.000 7.050 0.2736 0.2756 0.2776 d1 5.450 5.500 5.55 0 0.2146 0.2165 0.2185 e 6.950 7.000 7.050 0.2736 0.2756 0.2776 e1 5.450 5.500 5.55 0 0.2146 0.2165 0.2185 $&b0(b9 6hdwlqjsodqh $ h ) ) ' 0 ?e edoov $ ( 7239,(: %277209,(:   $edoo lghqwlilhu h $ $ < ; = ggg = ' ( hhh = < ; iii ? ? 0 0 = $ $ $edoo lqgh[duhd
package information STM32L443CC stm32l443rc stm32l443vc 182/207 docid028739 rev 2 figure 45. ufbga100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package recommended footprint device marking the following figure gives an example of topside marking orientation versus ball a1 identifier location. e - 0.500 - - 0.0197 - f 0.700 0.750 0.800 0.0276 0.0295 0.0315 ddd - - 0.100 - - 0.0039 eee - - 0.150 - - 0.0059 fff - - 0.050 - - 0.0020 1. values in inches are converted from mm and rounded to 4 decimal digits. table 92. ufbga100 recommended pcb design rules (0.5 mm pitch bga) dimension recommended values pitch 0.5 dpad 0.280 mm dsm 0.370 mm typ. (depends on the soldermask registration tolerance) stencil opening 0.280 mm stencil thickness between 0.100 mm and 0.125 mm table 91. ufbga100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data (continued) symbol millimeters inches (1) min. typ. max. min. typ. max. $&b)3b9 'sdg 'vp
docid028739 rev 2 183/207 STM32L443CC stm32l443rc stm32l443vc package information 204 figure 46. ufbga100 marking (package top view) 1. parts marked as ?es?, ?e? or accompanied by an engineering sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at st charge. in no event, st will be liable for any customer usage of these engineering samples in production. st quality has to be cont acted prior to any decisi on to use these engineering samples to run qualification activity. 06y9 3urgxfwlghqwlilfdwlrq  670/ 9&, :: < $ 'dwhfrgh 3lqlghqwlilhu
package information STM32L443CC stm32l443rc stm32l443vc 184/207 docid028739 rev 2 7.3 lqfp64 package information figure 47. lqfp64 - 64-pin, 10 x 10 mm low-profile quad flat package outline 1. drawing is not to scale. table 93. lqfp64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data symbol millimeters inches (1) min typ max min typ max a - - 1.600 - - 0.0630 a1 0.050 - 0.150 0.0020 - 0.0059 a2 1.350 1.400 1.450 0.0531 0.0551 0.0571 b 0.170 0.220 0.270 0.0067 0.0087 0.0106 c 0.090 - 0.200 0.0035 - 0.0079 d - 12.000 - - 0.4724 - d1 - 10.000 - - 0.3937 - d3 - 7.500 - - 0.2953 - e - 12.000 - - 0.4724 - e1 - 10.000 - - 0.3937 - :b0(b9 $ $ $ 6($7,1*3/$1( fff & e & f $ / / . ,'(17,),&$7,21 3,1 ' ' ' h         ( ( ( *$8*(3/$1( pp
docid028739 rev 2 185/207 STM32L443CC stm32l443rc stm32l443vc package information 204 figure 48. lqfp64 - 64-pin, 10 x 10 mm low-profile quad flat package recommended footprint 1. dimensions are expr essed in millimeters. device marking the following figure gives an example of topsid e marking orientation versus pin 1 identifier location. e3 - 7.500 - - 0.2953 - e - 0.500 - - 0.0197 - k 03.57 03.57 l 0.450 0.600 0.750 0.0177 0.0236 0.0295 l1 - 1.000 - - 0.0394 - ccc - - 0.080 - - 0.0031 1. values in inches are converted from mm and rounded to 4 decimal digits. table 93. lqfp64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data (continued) symbol millimeters inches (1) min typ max min typ max                 aic
package information STM32L443CC stm32l443rc stm32l443vc 186/207 docid028739 rev 2 figure 49. lqfp64 marking (package top view) 1. parts marked as ?es?, ?e? or accompanied by an engineering sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at st charge. in no event, st will be liable for any customer usage of these engineering samples in production. st quality has to be cont acted prior to any decisi on to use these engineering samples to run qualification activity. 06y9 'dwhfrgh 3lqlghqwlilhu 670/ 5&7 3urgxfwlghqwlilfdwlrq  5hylvlrqfrgh $ < ::
docid028739 rev 2 187/207 STM32L443CC stm32l443rc stm32l443vc package information 204 7.4 ufbga64 package information figure 50. ufbga64 ? 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array package outline 1. drawing is not to scale. $b0(b9 6hdwlqjsodqh $ h) ) ' + ?e edoov $ ( 7239,(: %277209,(:   h $ < ; = ggg = ' ( hhh = < ; iii ? ? 0 0 = $ $ $edoo lghqwlilhu $edoo lqgh[duhd $ table 94. ufbga64 ? 64-ball, 5 x 5 mm, 0.5 mm pi tch ultra profile fine pitch ball grid array package mechanical data symbol millimeters inches (1) min typ max min typ max a 0.460 0.530 0.600 0.0181 0.0209 0.0236 a1 0.050 0.080 0.110 0.0020 0.0031 0.0043 a2 0.400 0.450 0.500 0.0157 0.0177 0.0197 a3 0.080 0.130 0.180 0.0031 0.0051 0.0071 a4 0.270 0.320 0.370 0.0106 0.0126 0.0146 b 0.170 0.280 0.330 0.0067 0.0110 0.0130 d 4.850 5.000 5.150 0.1909 0.1969 0.2028 d1 3.450 3.500 3.550 0.1358 0.1378 0.1398 e 4.850 5.000 5.150 0.1909 0.1969 0.2028 e1 3.450 3.500 3.550 0.1358 0.1378 0.1398 e - 0.500 - - 0.0197 -
package information STM32L443CC stm32l443rc stm32l443vc 188/207 docid028739 rev 2 figure 51. ufbga64 ? 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array package recommended footprint device marking the following figure gives an example of topside marking orientation versus ball a1 identifier location. f 0.700 0.750 0.800 0.0276 0.0295 0.0315 ddd - - 0.080 - - 0.0031 eee - - 0.150 - - 0.0059 fff - - 0.050 - - 0.0020 1. values in inches are converted fr om mm and rounded to 4 decimal digits. table 94. ufbga64 ? 64-ball, 5 x 5 mm, 0.5 mm pi tch ultra profile fine pitch ball grid array package mechanical data (continued) symbol millimeters inches (1) min typ max min typ max a 0.460 0.530 0.600 0.0181 0.0209 0.0236 table 95. ufbga64 recommended pcb design rules (0.5 mm pitch bga) dimension recommended values pitch 0.5 dpad 0.280 mm dsm 0.370 mm typ. (depends on the soldermask registration tolerance) stencil opening 0.280 mm stencil thickness between 0.100 mm and 0.125 mm pad trace width 0.100 mm $b)3b9 'sdg 'vp
docid028739 rev 2 189/207 STM32L443CC stm32l443rc stm32l443vc package information 204 figure 52. ufbga64 marking (package top view) 1. parts marked as ?es?, ?e? or accompanied by an engineering sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at st charge. in no event, st will be liable for any customer usage of these engineering samples in production. st quality has to be cont acted prior to any decisi on to use these engineering samples to run qualification activity. 06y9 3urgxfwlghqwlilfdwlrq  /& :: < $ 'dwhfrgh 3lqlghqwlilhu
package information STM32L443CC stm32l443rc stm32l443vc 190/207 docid028739 rev 2 7.5 wlcsp64 pac kage information figure 53. wlcsp64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale package outline 1. drawing is not to scale. table 96. wlcsp64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale package mechanical data symbol millimeters inches (1) min typ max min typ max a 0.516 0.546 0.576 0.0203 0.0215 0.0227 a1 - 0.166 - - 0.0065 - a2 - 0.380 - - 0.0150 - a3 (2) - 0.025 - - 0.0010 - $ %xps hhh 'hwdlo$ urwdwhg? 6hdwlqjsodqh e %xpsvlgh h h h h * ) :/&63b$b0(b9 6lghylhz 'hwdlo$ $ $ :dihuedfnvlgh ' ( * )   $ + = eee = [ 2ulhqwdwlrq uhihuhqfh $ $ fff ggg ddd = = =< ;
docid028739 rev 2 191/207 STM32L443CC stm32l443rc stm32l443vc package information 204 figure 54. wlcsp64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale package recommended footprint b (3) 0.190 0.220 0.250 0.0075 0.0087 0.0098 d 3.106 3.141 3.176 0.1223 0.1237 0.1250 e 3.092 3.127 3.162 0.1217 0.1231 0.1245 e - 0.350 - - 0.0138 - e1 - 2.450 - - 0.0965 - e2 - 2.450 - - 0.0965 - f - 0.3455 - - 0.0136 - g - 0.3385 - - 0.0133 - aaa - - 0.100 - - 0.0039 bbb - - 0.100 - - 0.0039 ccc - - 0.100 - - 0.0039 ddd - - 0.050 - - 0.0020 eee - - 0.050 - - 0.0020 1. values in inches are converted from mm and rounded to 4 decimal digits. 2. back side coating. 3. dimension is measured at the maximum bum p diameter parallel to primary datum z. table 97. wlcsp64 recommended pcb design rules (0.35 mm pitch) dimension recommended values pitch 0.35 mm dpad 0.210 mm dsm 0.275 mm typ. (depends on the soldermask registration tolerance) stencil opening 0.235 mm stencil thickness 0.100 mm table 96. wlcsp64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale package mechanical data (continued) symbol millimeters inches (1) min typ max min typ max :/&63b$=b)3b9 'sdg 'vp
package information STM32L443CC stm32l443rc stm32l443vc 192/207 docid028739 rev 2 device marking the following figure gives an example of topside marking orientation versus ball a1 identifier location. figure 55. wlcsp64 marking (package top view) 1. parts marked as ?es?, ?e? or accompanied by an engineering sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at st charge. in no event, st will be liable for any customer usage of these engineering samples in production. st quality has to be cont acted prior to any decisi on to use these engineering samples to run qualification activity. 06y9 'dwhfrgh 3lqlghqwlilhu /5& 3urgxfwlghqwlilfdwlrq  5hylvlrqfrgh < :: $
docid028739 rev 2 193/207 STM32L443CC stm32l443rc stm32l443vc package information 204 7.6 wlcsp49 pac kage information figure 56. wlcsp49 - 49-ball, 3.141 x 3.12 7 mm, 0.4 mm pitch wafer level chip scale package outline 1. drawing is not to scale. %rwwrpylhz %xpsvlgh 6lghylhz )urqwylhz 7rsylhz :dihuedfnvlgh $edooorfdwlrq h ) * h h h ( ' $ $ 'hwdlo$ $ eee = 'hwdlo$ urwdwhg? 6hdwlqjsodqh %xps hhh = 2ulhqwdwlrq uhihuhqfh $ [ ' ( $ $ e :/&63b$=b0(b9 $ e ddd fff ggg = = ; < =
package information STM32L443CC stm32l443rc stm32l443vc 194/207 docid028739 rev 2 figure 57. wlcsp49 - 49-ball, 3.141 x 3.12 7 mm, 0.4 mm pitch wafer level chip scale package recommended footprint table 98. wlcsp49 - 49-ball, 3.141 x 3.127 mm, 0.4 mm pitch wafer level chip scale package mechanical data symbol millimeters inches (1) 1. values in inches are converted from mm and rounded to 4 decimal digits. min typ max min typ max a 0.525 0.555 0.585 0.0207 0.0219 0.0230 a1 - 0.175 - - 0.0069 - a2 - 0.380 - - 0.0150 - a3 (2) 2. back side coating - 0.025 - - 0.0010 - b (3) 3. dimension is measured at the maximum bum p diameter parallel to primary datum z. 0.220 0.250 0.280 0.0087 0.0098 0.0110 d 3.106 3.141 3.176 0.1223 0.1237 0.1250 e 3.092 3.127 3.162 0.1217 0.1231 0.1245 e - 0.400 - - 0.0157 - e1 - 2.400 - - 0.0945 - e2 - 2.400 - - 0.0945 - f - 0.3705 - - 0.0146 - g - 0.3635 - - 0.0143 - aaa - - 0.100 - - 0.0039 bbb - - 0.100 - - 0.0039 ccc - - 0.100 - - 0.0039 ddd - - 0.050 - - 0.0020 eee - - 0.050 - - 0.0020 :/&63b$=b)3b9 'sdg 'vp
docid028739 rev 2 195/207 STM32L443CC stm32l443rc stm32l443vc package information 204 device marking the following figure gives an example of topside marking orientation versus ball a1 identifier location. figure 58. wlcsp49 marking (package top view) 1. parts marked as ?es?, ?e? or accompanied by an engineering sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at st charge. in no event, st will be liable for any customer usage of these engineering samples in production. st quality has to be cont acted prior to any decisi on to use these engineering samples to run qualification activity. table 99. wlcsp49 recommended pcb design rules (0.4 mm pitch) dimension recommended values pitch 0.4 dpad 0.225 mm dsm 0.290 mm typ. (depends on the soldermask registration tolerance) stencil opening 0.250 mm stencil thickness 0.100 mm 06y9 'dwhfrgh 3lqlghqwlilhu /&&< 3urgxfwlghqwlilfdwlrq  5hylvlrqfrgh < :: $
package information STM32L443CC stm32l443rc stm32l443vc 196/207 docid028739 rev 2 7.7 lqfp48 package information figure 59. lqfp48 - 48-pin, 7 x 7 mm low-profile quad flat package outline 1. drawing is not to scale. "?-%?6 0). )$%.4)&)#!4)/. ccc # # $ mm '!5'%0,!.% b ! ! ! c ! , , $ $ % % % e         3%!4).' 0,!.% +
docid028739 rev 2 197/207 STM32L443CC stm32l443rc stm32l443vc package information 204 table 100. lqfp48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data symbol millimeters inches (1) 1. values in inches are converted from mm and rounded to 4 decimal digits. min typ max min typ max a - - 1.600 - - 0.0630 a1 0.050 - 0.150 0.0020 - 0.0059 a2 1.350 1.400 1.450 0.0531 0.0551 0.0571 b 0.170 0.220 0.270 0.0067 0.0087 0.0106 c 0.090 - 0.200 0.0035 - 0.0079 d 8.800 9.000 9.200 0.3465 0.3543 0.3622 d1 6.800 7.000 7.200 0.2677 0.2756 0.2835 d3 - 5.500 - - 0.2165 - e 8.800 9.000 9.200 0.3465 0.3543 0.3622 e1 6.800 7.000 7.200 0.2677 0.2756 0.2835 e3 - 5.500 - - 0.2165 - e - 0.500 - - 0.0197 - l 0.450 0.600 0.750 0.0177 0.0236 0.0295 l1 - 1.000 - - 0.0394 - k 03.57 03.57 ccc - - 0.080 - - 0.0031
package information STM32L443CC stm32l443rc stm32l443vc 198/207 docid028739 rev 2 figure 60. lqfp48 - 48-pin, 7 x 7 mm low-profile quad flat package recommended footprint 1. dimensions are expr essed in millimeters. device marking the following figure gives an example of topsid e marking orientation versus pin 1 identifier location. figure 61. lqfp48 marking (package top view) 1. parts marked as ?es?, ?e? or accompanied by an engineering sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at st charge. in no event, st will be liable for any customer usage of these engineering samples in production. st quality has to be cont acted prior to any decisi on to use these engineering samples to run qualification activity.                  aid   06y9 'dwhfrgh 3lqlghqwlilhu &&7 3urgxfwlghqwlilfdwlrq  5hylvlrqfrgh $ < :: 670/
docid028739 rev 2 199/207 STM32L443CC stm32l443rc stm32l443vc package information 204 7.8 ufqfpn48 package information figure 62. ufqfpn48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package outline 1. drawing is not to scale. 2. all leads/pads should also be soldered to the pcb to improve the lead/pad solder joint life. 3. there is an exposed die pad on the underside of t he ufqfpn package. it is recommended to connect and solder this back-side pad to pcb ground. $%b0(b9 ' 3lqlghqwlilhu odvhupdunlqjduhd (( ' < ' ( ([srvhgsdg duhd =   'hwdlo= 5w\s   / &[? slqfruqhu $ 6hdwlqj sodqh $ e h ggg 'hwdlo< 7
package information STM32L443CC stm32l443rc stm32l443vc 200/207 docid028739 rev 2 figure 63. ufqfpn48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package recommended footprint 1. dimensions are expr essed in millimeters. device marking the following figure gives an example of topsid e marking orientation versus pin 1 identifier location. table 101. ufqfpn48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package mechanical data symbol millimeters inches (1) 1. values in inches are converted from mm and rounded to 4 decimal digits. min typ max min typ max a 0.500 0.550 0.600 0.0197 0.0217 0.0236 a1 0.000 0.020 0.050 0.0000 0.0008 0.0020 d 6.900 7.000 7.100 0.2717 0.2756 0.2795 e 6.900 7.000 7.100 0.2717 0.2756 0.2795 d2 5.500 5.600 5.700 0.2165 0.2205 0.2244 e2 5.500 5.600 5.700 0.2165 0.2205 0.2244 l 0.300 0.400 0.500 0.0118 0.0157 0.0197 t - 0.152 - - 0.0060 - b 0.200 0.250 0.300 0.0079 0.0098 0.0118 e - 0.500 - - 0.0197 - ddd - - 0.080 - - 0.0031              !"?&0?6        
docid028739 rev 2 201/207 STM32L443CC stm32l443rc stm32l443vc package information 204 figure 64. ufqfpn48 marking (package top view) 1. parts marked as ?es?, ?e? or accompanied by an engineering sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at st charge. in no event, st will be liable for any customer usage of these engineering samples in production. st quality has to be cont acted prior to any decisi on to use these engineering samples to run qualification activity. 06y9 'dwhfrgh 3lqlghqwlilhu &&8 3urgxfwlghqwlilfdwlrq  5hylvlrqfrgh $ < :: 670/
package information STM32L443CC stm32l443rc stm32l443vc 202/207 docid028739 rev 2 7.9 thermal characteristics the maximum chip junction temperature (t j max) must never exceed the values given in table 20: general operating conditions . the maximum chip-junction temperature, t j max, in degrees celsius, may be calculated using the following equation: t j max = t a max + (p d max x ja ) where: ? t a max is the maximum ambient temperature in c, ? ja is the package junction-to-ambient thermal resistance, in c/w, ? p d max is the sum of p int max and p i/o max (p d max = p int max + p i/o max), ? p int max is the product of i dd and v dd , expressed in watts. th is is the maximum chip internal power. p i/o max represents the maximum power dissipation on output pins where: p i/o max = (v ol i ol ) + ((v ddiox ? v oh ) i oh ), taking into account the actual v ol / i ol and v oh / i oh of the i/os at low and high level in the application. 7.9.1 reference document jesd51-2 integrated circuits thermal test method environment conditions - natural convection (still air). available from www.jedec.org table 102. package thermal characteristics symbol parameter value unit ja thermal resistance junction-ambient ufqfpn48 - 7 7 mm / 0.5 mm pitch 33 c/w thermal resistance junction-ambient lqfp48 - 7 7 mm / 0.5 mm pitch 57 thermal resistance junction-ambient wlcsp49 3.141 x 3.127 / 0.4 mm pitch 48 thermal resistance junction-ambient lqfp64 - 10 10 mm / 0.5 mm pitch 45 thermal resistance junction-ambient ufbga64 - 5 5 mm / 0.5 mm pitch 65 thermal resistance junction-ambient wlcsp64 3.141 x 3.127 / 0.35 mm pitch 46 thermal resistance junction-ambient lqfp100 - 14 14 mm / 0.5 mm pitch 42 thermal resistance junction-ambient ufbga100 - 7 7 mm / 0.5 mm pitch 57
docid028739 rev 2 203/207 STM32L443CC stm32l443rc stm32l443vc package information 204 7.9.2 selecting the product temperature range when ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in section 8: part numbering . each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a spec ific maximum junction temperature. as applications do not commonly use the stm32l4 43xx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature ra nge will be best suited to the application. the following examples show how to calculat e the temperature range needed for a given application. example 1: high-performance application assuming the following ap plication conditions: maximum ambient temperature t amax = 82 c (measured according to jesd51-2), i ddmax = 50 ma, v dd = 3.5 v, maximum 20 i/os used at the same time in output at low level with i ol = 8 ma, v ol = 0.4 v and maximum 8 i/os used at the same time in output at low level with i ol = 20 ma, v ol = 1.3 v p intmax = 50 ma 3.5 v= 175 mw p iomax = 20 8 ma 0.4 v + 8 20 ma 1.3 v = 272 mw this gives: p intmax = 175 mw and p iomax = 272 mw: p dmax = 175 + 272 = 447 mw using the values obtained in table 102 t jmax is calculated as follows: ? for lqfp64, 46 c/w t jmax = 82 c + (46 c/w 447 mw) = 82 c + 20.562 c = 102.562 c this is within the range of the suffix 6 version parts (?40 < t j < 105 c) see section 8: part numbering . in this case, parts must be ordered at least with the temperature range suffix 6 (see part numbering). note: with this given p dmax we can find the t amax allowed for a given device temperature range (order code suffix 6 or 7). suffix 6: t amax = t jmax - (46c/w 447 mw) = 105-20.562 = 84.438 c suffix 7: t amax = t jmax - (46c/w 447 mw) = 125-20.562 = 104.438 c example 2: high-temperature application using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature t j remains within the specified range.
package information STM32L443CC stm32l443rc stm32l443vc 204/207 docid028739 rev 2 assuming the following ap plication conditions: maximum ambient temperature t amax = 100 c (measured according to jesd51-2), i ddmax = 20 ma, v dd = 3.5 v, maximum 20 i/os used at the same time in output at low level with i ol = 8 ma, v ol = 0.4 v p intmax = 20 ma 3.5 v= 70 mw p iomax = 20 8 ma 0.4 v = 64 mw this gives: p intmax = 70 mw and p iomax = 64 mw: p dmax = 70 + 64 = 134 mw thus: p dmax = 134 mw using the values obtained in table 102 t jmax is calculated as follows: ? for lqfp64, 46 c/w t jmax = 100 c + (46 c/w 134 mw) = 100 c + 6.164 c = 106.164 c this is above the range of the suffix 6 version parts (?40 < t j < 105 c). in this case, parts must be ordered at leas t with the temperature range suffix 7 (see section 8: part numbering ) unless we reduce the power dissipation in order to be able to use suffix 6 parts. refer to figure 65 to select the required temperature range (suffix 6 or 7) according to your ambient temperature or power requirements. figure 65. lqfp64 p d max vs. t a 06y9                 6xiil[ 6xiil[ 3 '  p: 7 $  ?&
docid028739 rev 2 205/207 STM32L443CC stm32l443rc stm32l443vc part numbering 206 8 part numbering table 103. stm32l443xx ordering information scheme example: stm32 l 443 c c t 6 tr device family stm32 = arm ? based 32-bit microcontroller product type l = ultra-low-power device subfamily 443: stm32l443xx pin count c = 48 pins r = 64 pins v = 100 pins flash memory size c = 256 kb of flash memory package t = lqfp ecopack ? 2 u = qfn ecopack ? 2 i = ufbga ecopack ? 2 y = csp ecopack ? 2 temperature range 6 = industrial temperature range, -40 to 85 c (105 c junction) 7 = industrial temperature range, -40 to 105 c (125 c junction) 3 = industrial temperature range, -40 to 125 c (130 c junction) packing tr = tape and reel xxx = programmed parts
revision history STM32L443CC stm32l443rc stm32l443vc 206/207 docid028739 rev 2 9 revision history table 104. document revision history date revision changes 08-feb-2016 1 initial release. 23-may-2016 2 updated document title. updated table 1: stm32l443xx fa mily device features and peripheral counts . updated section 3.15.3: vbat battery voltage monitoring . updated section 3.27: universal synchronous/asynchronous receiver transmitter (usart) . updated table 13: stm32l443xx pin definitions . updated table 15: alternate function af8 to af15 (for af0 to af7 see table 14) . updated table 17: voltage characteristics . updated table 20: general operating conditions . added figure 18: vrefint versus temperature . updated table 22: embedded reset and power control block characteristics . updated table 24 to table 26 and table 30 to table 39 . updated table 39: low-power mode wakeup timings . added table 41: wakeup time using usart/lpuart . updated table 47: msi oscillator characteristics . added table 48: hsi48 oscillator characteristics . added figure 25: hsi48 frequency versus temperature . updated table 50: pll, pllsai1 characteristics . updated introduction of section 6.3.14: i/o port characteristics . added note to figure 28: recommended nrst pin protection . updated table 62: analog switches booster characteristics . updated table 63: adc characteristics . updated table 71: vrefbuf characteristics . updated table 72: comp characteristics . updated table 88: usb electrical characteristics . added section : swpmi characteristics . updated table 102: package thermal characteristics .
docid028739 rev 2 207/207 STM32L443CC stm32l443rc stm32l443vc 207 important notice ? please read carefully stmicroelectronics nv and its subsidiaries (?st?) reserve the right to make changes, corrections, enhancements, modifications, and improvements to st products and/or to this document at any time without notice. purchasers should obtain the latest relevant in formation on st products before placing orders. st products are sold pursuant to st?s terms and conditions of sale in place at the time of o rder acknowledgement. purchasers are solely responsible for the choice, selection, and use of st products and st assumes no liability for application assistance or the design of purchasers? products. no license, express or implied, to any intellectual property right is granted by st herein. resale of st products with provisions different from the information set forth herein shall void any warranty granted by st for such product. st and the st logo are trademarks of st. all other product or service names are the property of their respective owners. information in this document supersedes and replaces information previously supplied in any prior versions of this document. ? 2016 stmicroelectronics ? all rights reserved


▲Up To Search▲   

 
Price & Availability of STM32L443CC

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X